The present invention generally relates to sub-micron resonant tunneling diodes and a process for their fabrication, and more specifically to sub-micron resonant tunneling diodes with improved peak-to-valley current ratios.
As logic circuits continue to decrease in size and increase in speed, currently utilized semiconductor devices, such as transistors, may prove limiting. As such, novel types of semiconductor devices are under development to meet the requirements of high-speed circuitry. One such device is the resonant tunneling diode (RTD). Very generally, in devices of this type, the semiconductor layer structure includes thin layers of quantum wells that can permit low resistance, high speed electron tunneling. Such devices potentially provide increased high-speed switching, increased device density, and reduced power dissipation in logic circuits.
Currently, research on RTDs focuses on utilizing new fabrication technologies to reduce the size of these devices to the sub-micron level. Decreasing the size of these devices may reduce the capacitance and correspondingly increases the maximum frequency of oscillation for the device and, further, may reduce the requisite peak current for the device.
Decreasing the size of an RTD, however, has been limited by the increase in leakage current with the increase in surface-to-area ratio. Increased leakage current becomes a dominant factor in the current-voltage dependence of the device, and the increased leakage results in an increased valley current relative to the peak current. Thus, the peak-to-valley current ratio is reduced.
Nomoto, et al. reported successful fabrication of RTDs down to 20 nm in diameter. However, as noted above, the peak-to-valley ratios for these devices were limited by their dimensions. The peak-to-valley current ratio for the 20 mn device was less than 1.1 and thus the device is not practically useful in a circuit application. The 80 nm diameter device fabricated by the same researchers exhibited a somewhat better peak-to-valley current ratio of 1.2, with an attractively low peak current of 50 nA, but also exhibited a limiting peak current density of 103 A/cm2.
Smith, et al. reported fabricating a sub-micron RTD with an improved peak current density of 1.4×105 A/cm2 and a peak-to-valley current ratio of 2.0. However, while this device was 100 nm across, it was also 10 mm long, and thus had a net area of 1 mm2. This larger device size, while facilitating an improved peak-to-valley current ratio, also leads to higher power loss and higher peak current.
Therefore, it is desirable to have a sub-micron resonant tunneling diode with a favorable peak-to-valley ratio, lower peak current requirements and lower capacitance than larger RTDs.
The present invention relates generally to sub-micron diodes and more particularly to a sub-micron resonant tunneling diode with an improved peak to valley ratio. The device comprises a substrate in contact with a bottom contact layer and an ohmic metal contact in contact with the bottom contact layer. A top cap layer and quantum well structure is sandwiched between a top metal contact and the bottom contact layer. The top of the ohmic metal contact and the top of the top metal contact are substantially planar. A passivating substance in contact with the substrate fills all voids from the substrate to the top of the ohmic metal contact and the top of the top metal contact, substantially enveloping the bottom contact layer, the top cap layer and quantum well structure, the ohmic metal contact, and the top metal contact. The top of the ohmic metal contact and the top of the top metal contact are clear of the passivating substance.
In one embodiment of the present invention the layers of the device comprise the following:
A novel method for fabricating the sub-micron resonant tunneling diode is disclosed, which comprises providing a layered material comprising: a top cap layer and quantum well structure, a bottom contact layer, and a substrate. The top cap layer and quantum well structure is patterned to allow selective etching to the bottom contact layer. The top cap layer and quantum well structure is removed by etching as patterned. An ohmic metal is deposited to contact only the bottom contact layer and a top metal contact is selectively deposited, using a pattern, on the top cap layer and quantum well structure. This is followed by removing the top cap layer and quantum well structure except where masked by the top metal contact and removing the non-local bottom contact layer to form a device. The device is then passivated using a passivating substance in contact with the substrate that fills all voids from the substrate to the top of the ohmic metal and the top metal contacts, substantially enveloping the following: the bottom contact layer, the top cap layer and quantum well structure, the ohmic metal contact, and the top metal contact. The passivating substance covering the top of the ohmic metal contact and the top of the top metal contact is etched away, revealing the contacts for testing and operation. In this invention the tops of the ohmic metal contact and the top metal contact are substantially planar. In one embodiment, the ohmic metal contact and the top metal contact further comprise a cap layer of Titanium.
a is a diagram showing the localized removal of the top cap layer and quantum well structure of the formation;
b is a diagram showing the device after the removal of the top cap layer and quantum well structure;
a is a diagram showing the device covered with polyimide and being etched back to expose the equivalent thickness ohmic metal contact and emitter metal contact;
b is a diagram showing the device after the polyimide has been etched back to expose the ohmic metal contact and emitter metal contact; and
The present invention provides a sub-micron resonant tunneling diode and a method for its fabrication and may be tailored to a variety of other applications. The following description, taken in conjunction with the referenced drawings, is presented to enable one of ordinary skill in the art to make and use the invention and to incorporate it in the context of particular applications. Various modifications, as well as a variety of uses in different applications, will be readily apparent to those skilled in the art, and the general principles defined herein may be applied to a wide range of embodiments. Thus, the present invention is not intended to be limited to the embodiments presented, but is to be accorded the widest scope consistent with the principles and novel features disclosed herein. Furthermore it should be noted that unless explicitly stated otherwise, the figures included herein are illustrated diagrammatically and without any specific scale, with the express clarification that as the figures are specifically examples, no restrictive or exclusive character should be assigned to them, their purpose being merely illustrative of the fundamental concept on which the invention is based. Additionally, for the purpose of this disclosure, the term “device” shall be understood to refer to an embodiment of the invention at various stages of fabrication, even when the invention is not operative.
The invention provides for a sub-micron, on the order of 80-nanometer diameter, resonant tunneling diode having a peak-to-valley ratio of approximately 5.1 to 1, and a method for its manufacture. The invention is unique in that its performance characteristics are unmatched in comparably sized resonant tunneling diodes. Further, the polyimide passivation and planarization methodology provides unexpected processing advantages with respect to application in the fabrication of resonant tunneling diodes.
A general depiction of a resonant tunneling diode fabrication sequence according to the present invention is diagrammatically illustrated in the following figures. Initially, a suitable substrate is selected, shown in
Referring to
In
After deposition of the ohmic metal contact 300, and as shown in
The result of the etching step is shown in shown in
This procedure is followed by a selective wet etch, shown in
In one embodiment of the present invention, as depicted in
This divisional application claims the benefit of priority to U.S. utility application Ser. No. 09/924,699, filed in the U.S. on Aug. 7, 2001, now U.S. Pat. No. 6,566,284, entitled “Method of Manufacture for 90 Nanometer Diameter Resonant Tunneling Diode with Improved Peak-to-Valley Ratio and Resonant Tunneling Diode Therefrom.”
Number | Name | Date | Kind |
---|---|---|---|
5162243 | Streit et al. | Nov 1992 | A |
5516712 | Wei et al. | May 1996 | A |
5563087 | Shen et al. | Oct 1996 | A |
5593908 | Jovanovic et al. | Jan 1997 | A |
5606178 | Schulman et al. | Feb 1997 | A |
5675295 | Brebels et al. | Oct 1997 | A |
5705825 | Ando | Jan 1998 | A |
5714768 | Ovshindky et al. | Feb 1998 | A |
5985025 | Celii et al. | Nov 1999 | A |
6201258 | Seabaugh | Mar 2001 | B1 |
6218677 | Broekaert | Apr 2001 | B1 |
6316832 | Tsuzuki et al. | Nov 2001 | B1 |
6560259 | Hwang | May 2003 | B1 |
Number | Date | Country | |
---|---|---|---|
20030230759 A1 | Dec 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09924699 | Aug 2001 | US |
Child | 10420346 | US |