Claims
- 1. An integrated circuit comprising:a semiconductor substrate having a semiconductor device provided thereon; a dielectric layer over the semiconductor substrate; a opening in the dielectric layer; a barrier layer with an alloy element lining the opening; a conductor core over the barrier layer filling the opening and to connect to the semiconductor device; and the conductor core having the alloy element migrated into the conductor core.
- 2. The integrated circuit as claimed in claim 1 wherein the barrier layer is a material from a group consisting of tantalum, titanium, tungsten, an alloy thereof, and a compound thereof.
- 3. The integrated circuit as claimed in claim 1 wherein the conductor core is a material from a group consisting of copper, aluminum, gold, silver, an alloy thereof, and a compound thereof.
- 4. The integrated circuit as claimed in claim 1 wherein the dielectric layer is a low dielectric layer having a dielectric constant under 3.9.
- 5. An integrated circuit comprising:a semiconductor substrate having a semiconductor device provided thereon; a dielectric layer over the semiconductor substrate; a opening in the dielectric layer; a barrier layer with an alloy element lining the opening; a seed layer lining the barrier layer; a conductor core over the barrier layer filling the opening and to connect to the semiconductor device; and the barrier and seed layers having the alloy element migrated into the seed layer.
- 6. The integrated circuit as claimed in claim 5 wherein the alloy element is a material from a group consisting of silicon, tin, indium, zirconium, zinc, palladium, and a compound thereof.
- 7. The integrated circuit as claimed in claim 5 wherein the barrier layer is a material from a group consisting of tantalum, titanium, tungsten, an alloy thereof, and a compound thereof.
- 8. The integrated circuit as claimed in claim 5 wherein the conductor core is a material from a group consisting of copper, aluminum, gold, silver, an alloy thereof, and a compound thereof.
- 9. The integrated circuit as claimed in claim 5 wherein the dielectric layer is a low dielectric layer having a dielectric constant under 3.9.
TECHNICAL FIELD
The present invention relates generally to semiconductor technology and more specifically to alloying the material at the barrier layer to seed layer interface in integrated circuit interconnects.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4933743 |
Thomas et al. |
Jun 1990 |
A |
4933754 |
Reed et al. |
Jun 1990 |
A |
6127258 |
Watanabe et al. |
Oct 2000 |
A |
6326305 |
Avanzino et al. |
Dec 2001 |
B1 |
6348732 |
Lopatin et al. |
Feb 2002 |
B1 |
6417566 |
Wang et al. |
Jul 2002 |
B1 |