Checkerboarded high-voltage vertical transistor layout

Information

  • Patent Grant
  • 7859037
  • Patent Number
    7,859,037
  • Date Filed
    Friday, February 16, 2007
    18 years ago
  • Date Issued
    Tuesday, December 28, 2010
    14 years ago
Abstract
In one embodiment, a transistor fabricated on a semiconductor die is arranged into sections of elongated transistor segments. The sections are arranged in rows and columns substantially across the semiconductor die. Adjacent sections in a row or a column are oriented such that the length of the transistor segments in a first one of the adjacent sections extends in a first direction, and the length of the transistor segments in a second one of the adjacent sections extends in a second direction, the first direction being substantially orthogonal to the second direction. It is emphasized that this abstract is provided to comply with the rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure.
Description
TECHNICAL FIELD

The present disclosure relates to semiconductor device structures and processes for fabricating high-voltage transistors.


BACKGROUND

High-voltage, field-effect transistors (HVFETs) are well known in the semiconductor arts. Many HVFETs employ a device structure that includes an extended drain region that supports or blocks the applied high-voltage (e.g., several hundred volts) when the device is in the “off” state. In a conventional vertical HVFET structure, a mesa or pillar of semiconductor material forms the extended drain or drift region for current flow in the on-state. A trench gate structure is formed near the top of the substrate, adjacent the sidewall regions of the mesa where a body region is disposed above the extended drain region. Application of an appropriate voltage potential to the gate causes a conductive channel to be formed along the vertical sidewall portion of the body region such that current may flow vertically through the semiconductor material, i.e., from a top surface of the substrate where the source region is disposed, down to the bottom of the substrate where the drain region is located.


In a traditional layout, a vertical HVFET consists of long continuous silicon pillar structure that extends across the semiconductor die, with the pillar structure being repeated in a direction perpendicular to the pillar length. One problem that arises with this layout, however, is that it tends to produce large warping of the silicon wafer during high temperature processing steps. In many processes, the warping is permanent and large enough to prevent the wafer from tool handling during subsequent processing steps.





BRIEF DESCRIPTION OF THE DRAWINGS

The present disclosure will be understood more fully from the detailed description that follows and from the accompanying drawings, which however, should not be taken to limit the invention to the specific embodiments shown, but are for explanation and understanding only.



FIG. 1 illustrates an example cross-sectional side view of a vertical HVFET structure.



FIG. 2A illustrates an example layout of the vertical HVFET structure shown in FIG. 1.



FIG. 2B is an expanded view of one portion of the example layout shown in FIG. 2A.



FIG. 3A illustrates another example layout of the vertical HVFET structure shown in FIG. 1.



FIG. 3B is an expanded view of one portion of the example layout shown in FIG. 3A.



FIG. 4A illustrates yet another example layout of the vertical HVFET structure shown in FIG. 1.



FIG. 4B is an expanded view of one portion of the example layout shown in FIG. 4A.



FIG. 5 illustrates an example layout of a wafer with die-to-die checkerboarding of HVFETs.



FIG. 6 illustrates an example layout of a wafer with die-to-die checkerboarding of segmented HVFETs.



FIG. 7 illustrates an example layout of a rectangular die with checkerboarded blocks of HVFET segments.





DETAILED DESCRIPTION

In the following description specific details are set forth, such as material types, dimensions, structural features, processing steps, etc., in order to provide a thorough understanding of the present invention. However, persons having ordinary skill in the relevant arts will appreciate that these specific details may not be needed to practice the present invention. It should also be understood that the elements in the figures are representational, and are not drawn to scale in the interest of clarity.



FIG. 1 illustrates an example cross-sectional side view of a vertical HVFET 10 having a structure that includes an extended drain region 12 of N-type silicon formed on an N+ doped silicon substrate 11. Substrate 11 is heavily doped to minimize its resistance to current flowing through to the drain electrode, which is located on the bottom of the substrate in the completed device. In one embodiment, extended drain region 12 is part of an epitaxial layer that extends from substrate 11 to a top surface of the silicon wafer. A P-type body region 13 and N+ doped source regions 14a & 14b laterally separated by a P-type region 16, are formed near a top surface of the epitaxial layer. As can be seen, P-type body region 13 is disposed above and vertically separates extended drain region 12 from N+ source regions 14a & 14b and P-type region 16.


In one embodiment, the doping concentration of the portion of epitaxial layer which comprises extended drain region 12 is linearly graded to produce an extended drain region that exhibits a substantially uniform electric-field distribution. Linear grading may stop at some point below the top surface of the epitaxial layer 12.


Extended drain region 12, body region 13, source regions 14a & 14b and P-type region 16 collectively comprise a mesa or pillar 17 (both terms are used synonymously in the present application) of silicon material in the example vertical transistor of FIG. 1. Vertical trenches formed on opposite sides of pillar 17 are filled with a layer of dielectric material (e.g., oxide) that makes up dielectric region 15. The height and width of pillar 17, as well as the spacing between adjacent vertical trenches may be determined by the breakdown voltage requirements of the device. In various embodiments, mesa 17 has a vertical height (thickness) in a range of about 30 μm to 120 μm thick. For example, a HVFET formed on a die approximately 1 mm×1 mm in size may have a pillar 17 with a vertical thickness of about 60 μm. By way of further example, a transistor structure formed on a die of about 2 mm-4 mm on each side may have a pillar structure of approximately 30 μm thick. In certain embodiments, the lateral width of pillar 17 is as narrow as can be reliably manufactured (e.g., about 0.4 μm to 0.8 μm wide) in order to achieve a very high breakdown voltage (e.g., 600-800V).


In another embodiment, instead of arranging P-type region 16 between N+ source regions 14a & 14b across the lateral width of pillar 17 (as shown in FIG. 1), N+ source regions and P-type regions may be alternately formed at the top of pillar 17 across the lateral length of pillar 17. In other words, a given cross-sectional view such as that shown in FIG. 1 would have either an N+ source region 14, or a P-type region 16, that extends across the full lateral width of pillar 17, depending upon where the cross-section is taken. In such an embodiment, each N+ source region 14 is adjoined on both sides (along the lateral length of the pillar) by P-type regions 16. Similarly, each P-type region 16 is adjoined on both sides (along the lateral length of the pillar) by N+ source regions 14.


Dielectric regions 15a & 15b may comprise silicon dioxide, silicon nitride, or other suitable dielectric materials. Dielectric regions 15 may be formed using a variety of well-known methods, including thermal growth and chemical vapor deposition. Disposed within each of the dielectric layers 15, and fully insulated from substrate 11 and pillar 17, is a field plate 19. The conductive material used to from field plates 19 may comprise a heavily doped polysilicon, a metal (or metal alloys), a silicide, or other suitable materials. In the completed device structure, field plates 19a & 19b normally function as capacitive plates that may be used to deplete the extended drain region of charge when the HVFET is in the off state (i.e., when the drain is raised to a high voltage potential). In one embodiment, the lateral thickness of oxide region 15 that separates each field plate 19 from the sidewall of pillar 17 is approximately 4 μm.


The trench gate structure of vertical HVFET transistor 80 comprises gate members 18a & 18b, each respectively disposed in oxide regions 15a & 15b on opposite sides of pillar 17 between field plates 19a & 19b and body region 13. A high-quality, thin (e.g., ˜500 Å) gate oxide layer separates gate members 18 from the sidewalls of pillar 17 adjacent body region 13. Gate members 18 may comprise polysilicon, or some other suitable material. In one embodiment, each gate member 18 has a lateral width of approximately 1.5 μm and a depth of about 3.5 μm.


Practitioners in the art will appreciate that N+ source regions 14 and P-type body region 13 near the top of pillar 17 may each be formed using ordinary deposition, diffusion, and/or implantation processing techniques. After formation of the N+ source region 38, HVFET 10 may be completed by forming source, drain, gate, and field plate electrodes that electrically connect to the respective regions/materials of the device using conventional fabrication methods (not shown in the figures for clarity reasons).



FIG. 2A illustrates an example layout of the vertical HVFET structure shown in FIG. 1. The top view of FIG. 2A shows a single, discrete HVFET comprising an upper transistor section 30a and a lower transistor section 30b on a semiconductor die 21. The two sections are separated by a dummy silicon pillar 32. Each section 30 comprises a plurality of “racetrack” shaped transistor structures or segments, each transistor segment comprises an elongated ring or oval that includes a silicon pillar 17 surrounded on opposite sides by dielectric regions 15a & 15b. Pillar 17, itself, extends laterally in the x and y directions to form a continuous, elongated, racetrack-shaped ring or oval. Disposed within dielectric regions 15a & 15b are respective gate members 18a & 18b and field plates 19a & 19b. Field plate 19a comprises a single elongated member that terminates on either end in a rounded fingertip area. Field plate 19b, on the other hand, comprises an enlarged ring or oval that encircles pillar 17. Field plates 19b of adjacent racetrack structures are shown merged such that they share a common member on a side. By way of reference, the cross-sectional view of FIG. 1 may be taken through cut lines A-A′ of the example layout of FIG. 2A.


It should be understood that in the example of FIG. 2A, each of the racetrack transistor segments has a width (i.e., pitch) in the y-direction of approximately 13 μm, a length in the x-direction in a range of about 400 μm to 1000 μm, with a pillar height of about 60 μm. In other words, the length to width ratio of the individual racetrack transistor segments comprising sections 30a & 30b is in a range of about 30 up to 80. In one embodiment, the length of each racetrack shaped segment is at least 20 times greater than its pitch or width.


Practitioners in the art will appreciate that in the completed device structure, patterned metal layers are used to interconnect each of the silicon pillars 17 of the individual transistor segments. That is, in a practical embodiment, all of the source regions, gate members, and field plates are respectively wired together to corresponding electrodes on the die. In the embodiment shown, the transistor segments in each section 30 are arranged in a side-by-side relationship in the y-direction substantially across a width of die 21. Similarly, in the x-direction the additive length of the transistor segments of sections 30a & 30b extend substantially over the length of die 21. In the example layout of FIG. 2A the width of dielectric regions 15 separating the silicon pillars, as well as the width of the field plates, is substantially uniform across semiconductor die 21. Laying out the transistor segments with uniform widths and separation distances prevents the formation of voids or holes following the processing steps used to conformably deposit the layers that comprise dielectric regions 15 and field plates 19.



FIG. 2B is an expanded view of one portion of the example layout shown in FIG. 2A. For purposes of clarity, only pillars 17 and dielectric regions 15b of each of the transistor segments is represented. Dummy silicon pillar 32 is shown separating the rounded end areas of dielectric regions 15b of respective transistor segment sections 30a & 30b. In other words, the deep vertical trenches that are etched in the semiconductor substrate to define pillars 17 also define dummy silicon pillar 32. In one embodiment, dummy silicon pillar 32 is made to have a width in the x-direction (i.e., that separates the transistor segment sections) that is as small as can be reliably manufactured.


The purpose of segmenting the single die HVFET into sections separated by dummy silicon pillar 32 is to introduce lengthwise (x-direction) stress-relief in the elongated racetrack shaped transistor segments. Segmenting or breaking the transistor device structures into two or more sections relieves mechanical stress across the length of the die. This stress is induced by the oxide regions flanking the pillars and normally concentrates at the rounded ends of each racetrack segment. Relieving mechanical stress by segmenting the transistor device structures into two or more sections thus prevents undesirable warping of the silicon pillars and damage (e.g., dislocations) to the silicon caused by stress.


It is appreciated that a tradeoff exists between the stress relief provided by a highly segmented layout and loss of conduction area. More segmentation results in greater stress relief, but at the expense of conduction area. In general, the greater the vertical height of the pillars and the larger the semiconductor die, the greater the number of transistor sections or segments that will be required. In one embodiment, for a 2 mm×2 mm die with 60 μm high pillars, adequate stress relief is provided in a HVFET with an on-resistance of about 1 ohm utilizing a layout comprising four racetrack transistor sections separated by dummy silicon pillars, each having a pitch (y-direction) of about 13 μm and a length (x-direction) of about 450 μm.


In another embodiment, instead of a dummy pillar of silicon to separate pairs of racetrack transistor segments, each pair being located in a different section, a dummy pillar comprising a different material may be utilized. The material used for the dummy pillar should have a thermal coefficient of expansion close to that of silicon, or sufficiently different from that of the dielectric region so as to relieve the lengthwise stress induced by the dielectric regions flanking the silicon pillars.



FIG. 3A illustrates another example layout of the vertical HVFET structure shown in FIG. 1. FIG. 3B is an expanded view of one portion of the example layout shown in FIG. 3A, just showing pillars 17, oxide region 15b, and an optional dummy silicon pillar 33. Similar to the embodiment of FIGS. 2A & 2B, FIGS. 3A & 3B show a single, discrete HVFET comprising an upper transistor section 30a and a lower transistor section 30b on a semiconductor die 21. But in the example of FIGS. 3A & 3B, the deep vertical trenches filled with oxide regions 15b and field plates 19b of transistor sections 30a and 30b overlap, or are merged, leaving small, diamond-shaped dummy silicon pillars 33 between the segmented transistor sections. In this embodiment, a single dummy pillar is centrally located between the four rounded ends of adjacent pairs of transistor segments over the two sections. In the example shown, for every N (where N is an integer greater than 1) racetrack segments or structures in a section 30 of the transistor comprising die 21, there are a total of N-1 dummy pillars 33.



FIG. 4A illustrates yet another example layout of the vertical HVFET structure shown in FIG. 1. FIG. 4B is an expanded view of one portion of the example layout shown in FIG. 4A. Pillars 17 and oxide region 15b are just shown for clarity reasons in the expanded view of FIG. 4B. In this example, the transistor segments comprising the HVFET of semiconductor die 21 are alternately shifted by half of the length of each racetrack segment, resulting in racetrack transistor segments that are alternately associated with upper transistor section 40a and lower transistor section 40b. In other words, each of the transistor segments of a row of section 40a is separated by a pair of the transistor segments of section 40b, the pair being arranged in an end-to-end relationship in the x-direction.


It is appreciated that the alternate shifting of the segments may be any fraction of the segment length. In other words, shifting of the segments is not limited to 50% or half the length. Various embodiments may comprise segments alternately shifted by any percentage or fraction ranging from greater than 0% to less than 100% of the length of the transistor segments.


In the example of FIGS. 4A & 4B, the dielectric regions 15b of alternating ones of the transistor segments in respective sections 40a & 40b are merged. In the specific embodiment shown, the rounded ends of the transistor segments associated with different adjacent sections overlap or are merged such that field plates 19b of the adjacent sections are merged at the ends (in the x-direction). Also, the extended straight side portions of field plates 19b of alternating transistor segments of different sections are merged along a substantial length of each segment. It is appreciated that regions 15b and 19b may be merged with or without a dummy pillar (or isolated dummy silicon pillars) between the respective sections.



FIG. 5 illustrates an example layout of a wafer 50 with die-to-die checkerboarding of HVFETs 10a-10d on semiconductor die 21a-21d, respectively. Each of HVFETs 10 comprises a plurality of racetrack-shaped transistor segments such as that shown in FIG. 1, arranged side-by-side along their width into a substantially square block. In this example, HVFETs 10a-10d each comprises transistor segments having a length that extends substantially across the length of the respective die 21a-21d. In one embodiment, the width of each segment is about 13 μm, with the length ranging from about 500 μm to 2000 μm. Other embodiments may have lengths greater than 2000 μm. The block or stacked arrangement of segments also extends substantially across the width of each die. (Note that the bordered square of each die 21 represents the edge of the scribe area between adjacent semiconductor die.) Although FIG. 5 shows two rows and two columns of HVFETs 10 it is appreciated that the die-to-die checkerboarding arrangement shown may be repeated across the entire wafer substrate.


In the example of FIG. 5 adjacent die in a row or a column are oriented such that the length of the transistor segments in one die extends in one direction, with the length of the transistor segments in an adjacent die extending in a second orthogonal direction. For instance, HVFET 10a is shown with the length of its transistor segments oriented in the x-direction, whereas adjacent HVFETs 10b & 10c By orthogonally alternating the orientation of the transistor segments in each individual die 21 across wafer 50 (i.e., checkerboarding) mechanical stress generated by the long dielectric regions is distributed in two orthogonal directions, thus reducing warping of wafer 50.



FIG. 6 illustrates another example layout of a wafer with die-to-die checkerboarding of segmented HVFETs. The example of FIG. 6 utilizes the same approach as in FIG. 5 of alternating the orientation of the transistor structures die-to-die; however, in the embodiment of FIG. 6, the HVFET structures are segmented into multiple (e.g., two) sections. For instance, each HVFET that extends substantially across the length and width of a semiconductor die 21 is segmented into two sections 30a & 30b separated by a dummy pillar 32.


Each of the semiconductor die 21 shown in FIG. 6 has a layout that is the same as that shown in FIG. 2A for a substantially square die. Similar to the example shown in FIG. 5, adjacent die have transistor segments that are orthogonally alternating across wafer 50. That is, the transistor segments in sections 30a & 30b of die 21a and 21d have a length oriented in the x-direction, whereas the transistor segments in sections 30a & 30b of die 21b and 21c have a length oriented in the y-direction.


It is appreciated that the HVFET of each die 21 may be formed with multiple transistor sections, e.g., greater than 2, each separated by one or more dummy pillars. Furthermore, any of the single die layouts with multiple transistor sections shown in the examples of FIGS. 2A-4B may be utilized in each of the die 21 shown in FIG. 6, with the orientation of the segments alternating die-to-die across wafer 50.



FIG. 7 illustrates an example rectangular layout of a die 25 with checkerboarded blocks of racetrack-shaped HVFET segments stacked in a side-by-side arrangement of substantially square blocks or sections 36. Adjacent sections in a row or a column are oriented such that the length of the transistor segments in one section extends in one direction, with the length of the transistor segments in the other adjacent section extending in a second orthogonal direction. For example, each of the rows and columns of die 25 include transistor sections 36a oriented with the elongated transistor segments aligned in the x-direction and alternate transistor sections 36b oriented with the elongated transistor segments aligned in the y-direction. The spaces between sections 36a and 36b comprise dummy silicon pillars; that is, the silicon that forms the dummy pillars is not an active transistor region.


In the embodiment shown, die 25 comprises three rows and four columns of transistor sections 36. The checkerboarded layout approach shown in the example of FIG. 7 may be used to produce a single, discrete HVFET on a die of virtually any (within practical limits) rectilinear-shape.


Although the above embodiments have been described in conjunction with a specific device types, those of ordinary skill in the arts will appreciate that numerous modifications and alterations are well within the scope of the present invention. For instance, although HVFETs have been described, the methods, layouts and structures shown are equally applicable to other structures and device types, including Schottky, diode, IGBT and bipolar structures. Accordingly, the specification and drawings are to be regarded in an illustrative rather than a restrictive sense.

Claims
  • 1. A transistor comprising: a semiconductor die;a plurality of transistor segments organized into a plurality of sections, the sections being arranged substantially across the semiconductor die, each section being substantially square, each transistor segment having a racetrack shape with a length and a width, each transistor segment including: a pillar that includes an extended drain region that extends in a vertical direction through the semiconductor die;first and second dielectric regions disposed on opposite sides of the pillar, respectively, the first dielectric region being laterally surrounded by the pillar, and the second dielectric region laterally surrounding the pillar;first and second field plates respectively disposed in the first and second dielectric regions, the first and second field plates being fully insulated from the extended drain region, the first field plate being laterally surrounded by the pillar, and the second field plate laterally surrounding the pillar;wherein a first section comprises transistor segments arranged in a side-by-side relationship with the length oriented in a first lateral direction, and a second section comprises transistor segments arranged in the side-by-side relationship with the length oriented in a second lateral direction substantially orthogonal to the first direction, the first section being disposed adjacent the second section.
  • 2. The transistor of claim 1 wherein the pillar further comprises a source region disposed near a top surface of the semiconductor die, and a body region that vertically separates the source region from the extended drain region.
  • 3. The transistor of claim 1 further comprising a gate disposed within the first and second dielectric regions adjacent the body region, the gate being insulated from the body region and the first and second field plates.
  • 4. The transistor of claim 1 wherein the length is at least 20 times greater than the width.
  • 5. The transistor of claim 1 wherein a fourth section comprises transistor segments arranged in the side-by-side relationship with the length oriented in the first lateral direction, and a third section comprises transistor segments arranged in the side-by-side relationship with the length oriented in the second lateral direction, the first section being disposed adjacent the second section in the second lateral direction and adjacent the third section in the first lateral direction, the fourth section being disposed adjacent the second section in the first lateral direction and adjacent the third section in the second lateral direction.
  • 6. The transistor of claim 1 wherein a ratio of the length to the width of the transistor segments in the first and second sections is in a range of about 30 to 80.
  • 7. The transistor of claim 1 wherein the plurality of sections comprise 2N sections, where N is an integer greater than or equal to one.
  • 8. A transistor comprising: a semiconductor die;a plurality of transistor segments organized into a plurality of sections, each transistor segment having a length and a width, the length being at least 20 times greater than the width, each transistor segment including: a pillar of a semiconductor material, the pillar including an extended drain region that extends in a vertical direction through the die;first and second dielectric regions disposed on opposite sides of the pillar, respectively, the first dielectric region being laterally surrounded by the pillar, and the second dielectric region laterally surrounding the pillar;first and second field plates respectively disposed in the first and second dielectric regions, the first and second field plates being fully insulated from the extended drain region, the first field plate being laterally surrounded by the pillar, and the second field plate laterally surrounding the pillar;the sections being arranged in rows and columns substantially across the semiconductor die, adjacent sections in a row or a column being oriented such that the length of the transistor segments in a first one of the adjacent sections extends in a first direction, and the length of the transistor segments in a second one of the adjacent sections extends in a second direction, the first direction being substantially orthogonal to the second direction.
  • 9. The transistor of claim 8 wherein the pillar further comprises a source region disposed near a top surface of the semiconductor die, and a body region that vertically separates the source region from the extended drain region.
  • 10. The transistor of claim 9 further comprising a trench gate structure that includes first and second gate members respectively disposed in the first and second dielectric regions near a top of the pillar adjacent the body region.
  • 11. The transistor of claim 8 wherein the pillar extends in the first and second lateral directions to form a racetrack-shaped ring or oval.
  • 12. The transistor of claim 8 wherein a ratio of the length to the width of the transistor segments in the first and second sections is in a range of about 30 to 80.
  • 13. The transistor of claim 8 wherein the plurality of sections comprise 2N sections, where N is an integer greater than or equal to one.
  • 14. A semiconductor wafer comprising: a substrate;a plurality of die arranged on the substrate in rows and columns, each die including a transistor having a plurality of transistor segments, each transistor segment having a length that extends substantially across the die and a width, the transistor segments of each die being arranged in a side-by-side relationship along the width substantially across the die, each transistor segment including: a pillar of a semiconductor material, the pillar including a source region disposed near a top surface of the die, and an extended drain region that extends in a vertical direction through the substrate, the pillar extending in the first and second lateral directions to form a racetrack-shaped ring or oval;first and second dielectric regions disposed on opposite sides of the pillar, respectively, the first dielectric region being laterally surrounded by the pillar, and the second dielectric region laterally surrounding the pillar;first and second field plates respectively disposed in the first and second dielectric regions, the first and second field plates being fully insulated from the extended drain region, the first field plate being laterally surrounded by the pillar, and the second field plate laterally surrounding the pillar;adjacent die in a row or a column being oriented such that the length of the transistor segments in a first one of the adjacent die extends in a first direction and the length of the transistor segments in a second one of the adjacent die extends in a second direction, the first direction being substantially orthogonal to the second direction.
  • 15. The semiconductor wafer of claim 14 wherein each transistor segment further comprises a body region that vertically separates the source and extended drain regions.
  • 16. The semiconductor wafer of claim 15 further comprising a trench gate structure that includes first and second gate members respectively disposed in the first and second dielectric regions near a top of the pillar adjacent the body region.
  • 17. The semiconductor wafer of claim 15 wherein a ratio of the length to the width of the transistor segments is in a range of about 50 to 150.
  • 18. The semiconductor wafer of claim 15 wherein each of the plurality of die are substantially square.
  • 19. The semiconductor wafer of claim 15 wherein each of the plurality of die are substantially identical.
US Referenced Citations (168)
Number Name Date Kind
4343015 Baliga et al. Aug 1982 A
4531173 Yamada Jul 1985 A
4618541 Forouhi et al. Oct 1986 A
4626789 Nakata et al. Dec 1986 A
4626879 Colak Dec 1986 A
4665426 Allen et al. May 1987 A
4738936 Rice Apr 1988 A
4754310 Coe Jun 1988 A
4764800 Sander Aug 1988 A
4769685 MacIver et al. Sep 1988 A
4796070 Black Jan 1989 A
4811075 Eklund Mar 1989 A
4890144 Teng et al. Dec 1989 A
4890146 Williams et al. Dec 1989 A
4922327 Mena et al. May 1990 A
4926074 Singer et al. May 1990 A
4926243 Nakagawa et al. May 1990 A
4929987 Einthoven May 1990 A
4939566 Singer et al. Jul 1990 A
4963951 Adler et al. Oct 1990 A
4967246 Tanaka Oct 1990 A
5008794 Leman Apr 1991 A
5010024 Allen et al. Apr 1991 A
5025296 Fullerton et al. Jun 1991 A
5040045 McArthur et al. Aug 1991 A
5068700 Yamaguchi et al. Nov 1991 A
5072266 Belucua et al. Dec 1991 A
5072268 Rumennik Dec 1991 A
5122848 Lee et al. Jun 1992 A
5146298 Eklund Sep 1992 A
5155574 Yamaguchi Oct 1992 A
5164891 Keller Nov 1992 A
5237193 Williams et al. Aug 1993 A
5258636 Rumennik et al. Nov 1993 A
5270264 Andideh et al. Dec 1993 A
5274259 Grabowski et al. Dec 1993 A
5285367 Keller Feb 1994 A
5294824 Okada Mar 1994 A
5306656 Williams et al. Apr 1994 A
5313082 Eklund May 1994 A
5323044 Rumennik et al. Jun 1994 A
5324683 Fitch et al. Jun 1994 A
5326711 Malhi Jul 1994 A
5349225 Redwine et al. Sep 1994 A
5359221 Miyamoto et al. Oct 1994 A
5386136 Williams et al. Jan 1995 A
5411901 Grabowski et al. May 1995 A
5438215 Tihanyi Aug 1995 A
5473180 Ludikhuize Dec 1995 A
5514608 Williams et al. May 1996 A
5521105 Hsu et al. May 1996 A
5550405 Cheung et al. Aug 1996 A
5637898 Baliga Jun 1997 A
5648283 Tsang et al. Jul 1997 A
5654206 Merrill Aug 1997 A
5656543 Chung Aug 1997 A
5659201 Wollensen Aug 1997 A
5663599 Lur Sep 1997 A
5665994 Palara Sep 1997 A
5670828 Cheung et al. Sep 1997 A
5679608 Cheung et al. Oct 1997 A
5716887 Kim Feb 1998 A
5760440 Kitamura et al. Jun 1998 A
5821144 D'Anna et al. Oct 1998 A
5821580 Kuwahara Oct 1998 A
5869875 Herbert Feb 1999 A
5914504 Augusto Jun 1999 A
5917216 Floyd et al. Jun 1999 A
5929481 Hshieh et al. Jul 1999 A
5943595 Akiyama et al. Aug 1999 A
5969408 Perelli Oct 1999 A
5973360 Tihanyi Oct 1999 A
5998833 Baliga Dec 1999 A
6010926 Rho et al. Jan 2000 A
6049108 Williams et al. Apr 2000 A
6054752 Hara et al. Apr 2000 A
6084277 Disney et al. Jul 2000 A
6127703 Letavic et al. Oct 2000 A
6133607 Funaki et al. Oct 2000 A
6168983 Rumennik et al. Jan 2001 B1
6184555 Tihanyi et al. Feb 2001 B1
6191447 Baliga Feb 2001 B1
6194283 Gardner et al. Feb 2001 B1
6207994 Rumennik et al. Mar 2001 B1
6294818 Fujihira Sep 2001 B1
6316807 Fujishima et al. Nov 2001 B1
6353252 Yasuhara et al. Mar 2002 B1
6359308 Hijzen et al. Mar 2002 B1
6362064 McGregor et al. Mar 2002 B2
6365932 Kouno et al. Apr 2002 B1
6388286 Baliga May 2002 B1
6404009 Mori et al. Jun 2002 B1
6424007 Disney Jul 2002 B1
6462377 Hurky et al. Oct 2002 B2
6465291 Disney Oct 2002 B1
6468847 Disney Oct 2002 B1
6489190 Disney Dec 2002 B2
6501130 Disney Dec 2002 B2
6504209 Disney Jan 2003 B2
6509220 Disney Jan 2003 B2
6525372 Baliga Feb 2003 B2
6552597 Disney et al. Apr 2003 B1
6555873 Disney et al. Apr 2003 B2
6555883 Disney et al. Apr 2003 B1
6563171 Disney May 2003 B2
6570219 Rumennik et al. May 2003 B1
6573558 Disney Jun 2003 B2
6583663 Disney et al. Jun 2003 B1
6633065 Rumennik et al. Oct 2003 B2
6635544 Disney Oct 2003 B2
6639277 Rumennik et al. Oct 2003 B2
6667213 Disney Dec 2003 B2
6677641 Kocon Jan 2004 B2
6680646 Disney Jan 2004 B2
6683344 Tsukanov et al. Jan 2004 B2
6683346 Zeng Jan 2004 B2
6724041 Rumennik et al. Apr 2004 B2
6730585 Disney Apr 2004 B2
6734714 Disney May 2004 B2
6750105 Disney et al. Jun 2004 B2
6759289 Disney Jul 2004 B2
6764889 Baliga Jul 2004 B2
6768171 Disney Jul 2004 B2
6768172 Rumennik et al. Jul 2004 B2
6777749 Rumennik et al. Aug 2004 B2
6781194 Baliga Aug 2004 B2
6781198 Disney Aug 2004 B2
6787437 Rumennik et al. Sep 2004 B2
6787847 Disney et al. Sep 2004 B2
6787848 Ono et al. Sep 2004 B2
6798020 Disney et al. Sep 2004 B2
6800903 Rumennik et al. Oct 2004 B2
6809354 Okada et al. Oct 2004 B2
6815293 Disney et al. Nov 2004 B2
6818490 Disney Nov 2004 B2
6825536 Disney Nov 2004 B2
6828631 Rumennik et al. Dec 2004 B2
6838346 Disney Jan 2005 B2
6865093 Disney Mar 2005 B2
6882005 Disney et al. Apr 2005 B2
6987299 Disney et al. Jan 2006 B2
7115958 Disney et al. Oct 2006 B2
7135748 Balakrishnan Nov 2006 B2
7220629 Balakrishnan May 2007 B2
7221011 Banerjee et al. May 2007 B2
7253042 Disney et al. Aug 2007 B2
7253059 Balakrishnan Aug 2007 B2
7335944 Banerjee Feb 2008 B2
7381618 Disney Jun 2008 B2
7391088 Balakrishnan Jun 2008 B2
7459366 Banerjee Dec 2008 B2
7468536 Parthasarathy Dec 2008 B2
7494875 Disney Feb 2009 B2
7557406 Parthasarathy et al. Jul 2009 B2
7585719 Balakrishnan Sep 2009 B2
7595523 Parthasarathy et al. Sep 2009 B2
20010015459 Watanabe et al. Aug 2001 A1
20020056884 Baliga May 2002 A1
20020110018 Ohsawa Aug 2002 A1
20020175351 Baliga Nov 2002 A1
20030197220 Disney Oct 2003 A1
20030209757 Henniger et al. Nov 2003 A1
20040233769 Matsuoka et al. Nov 2004 A1
20040245569 Kowalski et al. Dec 2004 A1
20050001257 Schloesser et al. Jan 2005 A1
20050133858 Banerjee et al. Jun 2005 A1
20050167742 Challa et al. Aug 2005 A1
20050167749 Disney Aug 2005 A1
Foreign Referenced Citations (23)
Number Date Country
1469487 Jan 2004 CN
1073 123 Jul 2000 EP
2 309 336 Jan 1997 GB
56-38867 Apr 1981 JP
57-10975 Jan 1982 JP
57-12557 Jan 1982 JP
57-12558 Jan 1982 JP
60-64471 Apr 1985 JP
1-238037 Sep 1989 JP
3-211771 Sep 1991 JP
4107877 Apr 1992 JP
04-107867 Jul 1992 JP
6-120510 Apr 1994 JP
6-196630 Jun 1994 JP
6-224426 Aug 1994 JP
9-266311 Oct 1997 JP
2000-12854 Jan 2000 JP
2002-43562 Feb 2002 JP
WO 9735346 Sep 1997 WO
WO 9934449 Jul 1999 WO
WO 0033385 Jun 2000 WO
WO 0241402 May 2002 WO
WO 02099909 Dec 2002 WO
Related Publications (1)
Number Date Country
20080197397 A1 Aug 2008 US