Claims
- 1. An engagement probe comprising:a grouping of a plurality of projecting apexes positioned in sufficient proximity to one another to collectively engage a single conductive pad electrically coupled with integrated circuitry, the apexes being in the shape of knife-edge lines positioned to form at least one fully enclosed polygon and having respective tips and bases, the bases of adjacent projecting apexes being spaced from one another to form a stop plane therebetween.
- 2. The probe of claim 1 wherein the apexes are positioned to form a plurality of fully enclosed polygons.
- 3. The probe of claim 2 wherein the apexes are positioned to form one of the fully enclosed polygons received entirely within the other of the fully enclosed polygons.
- 4. The probe of claim 1 further comprising one projection configured to project from a surface of a substrate, and wherein the one projection has a distal surface spaced from the surface of the substrate and at least some of the projecting apexes extend from the distal surface of the one projection.
- 5. The probe of claim 4 further comprising another projection intermediate the one projection and substrate.
- 6. The probe of claim 4 wherein the apexes are substantially electrically insulated from the one projection.
- 7. The probe of claim 4 wherein the one projection and the apexes comprise substantially the same bulk material.
- 8. The probe of claim 4 wherein the one projection and the apexes comprise semiconductive material.
- 9. The probe of claim 4 wherein the one projection and the apexes comprise silicon.
- 10. The probe of claim 1 further comprising:electrically conductive material over the apexes; and insulative material intermediate the electrically conductive material and the apexes.
- 11. The probe of claim 1 wherein the apexes comprise semiconductive material.
- 12. The probe of claim 1 wherein the apexes comprise silicon.
- 13. The probe of claim 1 wherein the apexes are electrically conductive.
- 14. The probe of claim 1 wherein the apexes comprise electrically conductive material.
- 15. The probe of claim 1 wherein the apexes are electrically coupled with one another.
- 16. The probe of claim 1 wherein the apexes are provided at a common potential.
- 17. The probe of claim 1 further comprising an electrically conductive layer over the apexes.
- 18. The probe of claim 17 wherein the electrically conductive layer is substantially electrically insulated from the apexes.
- 19. The probe of claim 17 further comprising an insulative layer intermediate the electrically conductive layer and material of the apexes.
- 20. The probe of claim 1 wherein the tips are spaced from the penetration stop plane by a distance equal to about one-half a thickness of the conductive pad.
RELATED PATENT DATA
This patent resulted from a divisional application of and claims priority to U.S. patent application Ser. No. 09/534,822, filed on Mar. 23, 2000, entitled “Engagement Probes and Apparatuses Configured to Engage a Conductive Pad,” now pending, naming Warren M. Farnworth, Malcolm G. Grief, and Gurtej S. Sandhu as inventors, which resulted from a continuation application of patent application Ser. No. 08/962,229, filed on Oct. 31, 1997, entitled “Method of Testing The Operability of Integrated Circuitry Of A Substrate by Engaging Electrically Conductive Test Pads On The Substrate”, now U.S. Pat. No. 6,124,721; which was a continuation application of U.S. application Ser. No. 08/621,157, filed on Mar. 21, 1996, entitled “Method of Testing The Operability of Integrated Circuitry Of A Substrate by Engaging Electrically Conductive Test Pads On The Substrate”, now abandoned; which was a continuation application of U.S. application Ser. No. 08/206,747, filed on Mar. 4, 1994, entitled “Method and Apparatus For Testing Semiconductor Circuitry For Operability” now U.S. Pat. No. 5,523,697; which was a divisional application of U.S. application Ser. No. 08/116,394, filed Sep. 3,1993, entitled “A Testing Apparatus For Engaging Electrically Conductive Test Pads On a Semiconductor Substrate Having Integrated Circuitry For Operability Testing Thereof”, now U.S. Pat. No. 5,326,428, naming Warren M. Farnworth, Malcolm G. Grief, and Gurtej S. Sandhu as inventors, the disclosures of which are all incorporated herein by reference.
US Referenced Citations (59)
Foreign Referenced Citations (7)
Number |
Date |
Country |
329314 |
Aug 1989 |
EP |
5714838 |
Sep 1982 |
JP |
2-5540 |
Jan 1990 |
JP |
2232946 |
Sep 1990 |
JP |
53171 |
Mar 1991 |
JP |
108350 |
May 1991 |
JP |
410446 |
Jan 1992 |
JP |
Non-Patent Literature Citations (2)
Entry |
Moto's Nakano “A Probe for Testing Semiconductor Integrated Circuits and a Test Method Using Said Probe.” Mar. 25, 1991. |
Japanese Patent Office Disclosure No. Hei 3-69131, Filing No. Hei 1-205301, Filing Date Aug. 8, 1989. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/962229 |
Oct 1997 |
US |
Child |
09/534822 |
|
US |
Parent |
08/621157 |
Mar 1996 |
US |
Child |
08/962229 |
|
US |
Parent |
08/206747 |
Mar 1994 |
US |
Child |
08/621157 |
|
US |