Claims
- 1. A ferroelectric memory comprising:
a memory cell array having memory cells arrayed and each constructed of a ferroelectric capacitor and a transistor; a decode circuit configured to select said memory cells of said memory cell array; a sense amplifier circuit configured to detect and amplify data of a selected memory cell of said memory cell array selected by said decode circuit; and an access permission circuit configured to output an access permission signal for permitting an access to said memory cell array when a predetermined period elapses after switching ON a power source.
- 2. The ferroelectric memory according to claim 1, further comprising a counter configured to count chip enable signals supplied from outside,
wherein said access permission circuit detects that a count value of said counter reaches a predetermined value, and outputs the access permission signal.
- 3. A ferroelectric memory comprising:
a memory cell array having memory cells arrayed and each constructed of a ferroelectric capacitor and a transistor; a decode circuit configured to select said memory cells of said memory cell array; a sense amplifier circuit configured to detect and amplify data of a selected memory cell of said memory cell array selected by said decode circuit; and an access permission circuit configured to output an access permission signal for permitting an access to said memory cell array after reaching a predetermined internal state.
- 4. The ferroelectric memory according to claim 3, further comprising an internal power source circuit for generating an internal power source voltage by said internal power source circuit being supplied with an external power source voltage,
wherein said access permission circuit detects that the internal power source voltage outputted by said internal power source circuit reaches a predetermined value, and outputs the access permission signal.
- 5. The ferroelectric memory according to claim 1, further comprising an internal power source circuit, having a function of switching a consumption current, for generating an internal power source voltage by said internal power source circuit being supplied with an external power source voltage,
wherein said internal power source circuit has a low consumption current during a standby state and is set, by the access permission signal outputted from said access permission circuit, in a state where the consumption current becomes larger than in the standby state.
- 6. The ferroelectric memory according to claim 1, wherein said decode circuit includes a word line drive circuit configured to selectively drive the word line connected to a gate of the transistor of said memory cell, and a plate line drive circuit for driving a plate line connected to one terminal of said ferroelectric capacitor of said memory cell, and
at least one of said word line drive circuit and said plate line drive circuit is set in a drive signal output capable state by the access permission signal outputted from said access permission circuit.
- 7. The ferroelectric memory according to claim 1, wherein said decode circuit includes a selective gate drive circuit configured to drive a selective gate for connecting said memory cell array to said sense amplifier circuit, and
said selective gate drive circuit is activated by the access permission signal outputted from said access permission circuit.
- 8. The ferroelectric memory according to claim 1, further comprising an equalization circuit, activated when in a standby state, configured to equalized a bit line of said memory cell array to a predetermined potential, and
said equalization circuit is set inactive by the access permission signal outputted from said access permission circuit.
- 9. The ferroelectric memory according to claim 7, further comprising an equalization circuit, activated when in a standby state, configured to equalized a bit line of said memory cell array to a predetermined potential, and
said equalization circuit is set inactive by the access permission signal outputted from said access permission circuit.
- 10. The ferroelectric memory according to claim 1, wherein a test area accessible irrespective of whether or not the access permission signal is given from said access permission circuit, is set in said memory cell array, and
said access permission circuit judges a coincidence of test write data to the test area with read data therefrom, and outputs the access permission signal.
- 11. The ferroelectric memory according to claim 10, wherein said test area is a redundancy circuit which has not been replaced for normal cell.
- 12. The ferroelectric memory according to claim 10, further comprising a write data latch circuit for latching onto test data written to the test area of said memory cell array, and a read data latch circuit for latching onto read data obtaining by reading the data written to the test area of said memory cell array, and
said access permission circuit, when comparing the data retained by said write data latch circuit with the data retained by said read data latch circuit and detecting a coincidence therebetween, outputs the access permission signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-63153 |
Mar 2000 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The subject application is related to subject matter disclosed in Japanese Patent Application No. 2000-63153 filed on Mar. 8, 2000 in Japan to which the subject application claims priority under Paris Convention and which is incorporated herein by reference.