Claims
- 1. A method of manufacturing a semiconductor device on a semiconductor substrate comprising the steps of:forming a first layer through a first resist pattern, said first resist pattern being formed by an exposure of a first mask, and forming a second layer adjacent to said first layer through a second resist pattern, said second resist pattern being formed by double exposure of a second mask and said first mask; wherein any positional errors in said first mask are duplicated in both said first layer and said second layer so that patterns on said first layer and said second layer are aligned.
- 2. A method of manufacturing a semiconductor device as set forth in claim 1, whereinsaid first mask is used for forming a pattern of a plurality of holes perpendicular to a principal plane of said semiconductor substrate, and said second mask is used for forming a pattern of a plurality of lines parallel to said principal plane of said semiconductor substrate.
- 3. A method of manufacturing a semiconductor device as set forth in claim 2, whereinsaid first layer is composed of a plurality of inter layer conductive paths perpendicular to said principal plane of said semiconductor substrate, and said second layer is composed of a plurality of conductive lines parallel to said principal plane of said semiconductor substrate.
- 4. A method of manufacturing a semiconductor device as set forth in claim 1, whereinsaid first mask includes at least two Levenson phase shift masks, and said second mask includes at least one Levenson phase shift mask.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 8-240096 |
Sep 1996 |
JP |
|
Parent Case Info
This application is a continuation of Ser. No. 08/799,595, filed Feb. 12, 1997, now U.S. Pat. No. 6,162,736.
US Referenced Citations (12)
Foreign Referenced Citations (6)
| Number |
Date |
Country |
| 41 15 909 |
Nov 1992 |
DE |
| 58-209124 |
Dec 1983 |
JP |
| 4-158522 |
Jun 1992 |
JP |
| 5-243114 |
Sep 1993 |
JP |
| 5-243114(A) |
Sep 1993 |
JP |
| 6-151269 |
May 1994 |
JP |
Non-Patent Literature Citations (1)
| Entry |
| Hisashi Watanabe “2×2 Phase Mask For Artitrary Pattern Formation” Jpn. J. Appl. Phys. vol. 33 (1994) pp. 6790-6795 Part 1, No. 12B, Dec. 1994. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
08/799595 |
Feb 1997 |
US |
| Child |
09/609944 |
|
US |