Claims
- 1. A method of manufacturing a semiconductor device including a field effect transistor, said method comprising the steps of:
- forming trench isolation structures in a substrate of said semiconductor device, said trench isolation structures including insulation material forming therein and having surface substantially coplanar with said active area;
- thermally oxidizing to form a sacrificial oxide at a surface of said active area of said substrate, said active area being substantially a conduction channel and being isolated from other active areas by said trench isolation structures, said sacrificial oxide layer further forming at a corner of said active area and said trench isolation structures and having a curved profile over an entire surface of said active area between adjacent said trench isolation structures;
- etching said sacrificial oxide having a curved surface to form a rounded corner on said active area at the interface between said active area and said trench isolation structures; and
- forming a gate oxide and a gate electrode over said conduction channel and around said rounded corners of said active area, said rounded corners, said gate oxide and said gate electrode providing controlled threshold conduction characteristics in said conduction channel.
- 2. A method as recited in claim 1, where a portion of said sacrificial oxide is thermally grown.
- 3. A method as recited in claim 1, including the further step of implanting impurities in said active area of said substrate.
- 4. A method as recited in claim 1, wherein said isolation structure is a trench storage capacitor structure.
Parent Case Info
This is a divisional application of application Ser. No. 08/753,234 filed on Nov. 22, 1996, now U.S. Pat. No. 5,858,866 entitled Geometrical Control of Device Corner Threshold.
US Referenced Citations (14)
Foreign Referenced Citations (2)
Number |
Date |
Country |
63-289871 |
Nov 1988 |
JPX |
2-271624 |
Mar 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Optimized Shallow Trench Isolation Structure and its Process for Eliminating Shallow Trench Isolation-Induced Parasitic Effects", IBM Technical Disclosure Bulletin, vol. 34, No. 11, Apr. 1992, pp. 276-277. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
753234 |
Nov 1996 |
|