This invention relates to semiconductor devices and more specifically relates to a novel package for semiconductor devices.
U.S. Pat. No. 6,624,522 (IR-1830) shows a semiconductor package known by the trademark Direct FET, a trademark of the International Rectifier Corporation, in which semiconductor die are contained within a conductive clip or flat cup with one surface of the die connected to the interior surface of the clip and with the opposite surface and its electrodes generally coplanar with the bottom of the clip so that it can be conductively fastened to a support circuit board. The clip itself may be a contact for electrodes of the die connected to the interior of the clip, with all device electrodes being available for connection to the contact patterns of the flat circuit board.
It is frequently desirable to copack plural die in such a package, for example, to form a half-bridge topology in a single package for such applications as a synchronous buck converter, lighting controls, class D audio circuits and the like.
It would be very desirable to house MOSFETs 20 and 21 in a single common housing, schematically shown by dotted rectangle 22, with the 5 terminals accessible for easy connection to the terminals of a flat circuit board as by soldering or conductive cements, or the like. The circuit board may be of any desired material, such as IMS, DBC, FR4 or the like. The shape of the board can be any shape desired.
By copacking the two MOSFETs 20 and 21 (or any other circuit component) customer part count is reduced and parasitic inductance and resistance is reduced.
The present Direct FET package format only allows for copackaged die with a common drain at the node between the die. Thus it is not suitable for a half bridge circuit such as that of
Consequently, copacks without a common drain have required wire bonded packages such as the SO-8, or the 5 lead TO-220 packages. See for example, U.S. Pat. No. 7,095,099 (IR-2613). These, however, will have a higher inductance and higher RDSON than a copack in a Direct FET package and have poorer thermal performance than that of the Direct FET packages.
It is very desirable to be able to employ the Direct FET type package for copacked FETs without a common drain connection and without the need for wire bonds or special clips, or the formation of a patterned insulation layer inside the can or clip to insulate at least one of the FET terminals from the conductive clip.
An insulated metal substrate (IMS) or any other composite substrate which can be stamped or formed to a clip shape is employed for the housing clip. The IMS substrate is comprised of a relatively thick conductive copper or aluminum layer with a thin dielectric layer bonded to one surface and a thin conductive layer bonded to the opposite surface of the thin dielectric layer. The thin conductive layer is thin enough to be easily patterned by conventional etch techniques. Thus, the conductive layer can be patterned to form tracks to interconnect plural MOSFET die electrodes or to carry the electrodes to suitable terminal locations on the rim of the clip. The IMS board is constructed and shaped, as by stamping, to bend it at its edges to form the Direct FET package type clip edge which is coplanar with the MOSFET die electrodes at the open bottom of the clip for easy connection to the cooperating patterns on a circuit board. The board can be shaped before or after the desired track pattern is formed in the thin conductive layer. The die attach to the clip interior can be made by nozzle dispensed solder paste or conductive epoxy; by an anisotropic conducting film (ACF) or by any other desired technique. If desired, the composite can be formed of the known Direct FET type can shown in U.S. Pat. No. 6,677,669 above, with a dielectric coating on its interior and a patternable conductive layer on the dielectric coating.
Other methods of manufacturing the composite substrate are available. For example, a thin, flexible circuit board having patterned traces can be laminated or adhered to the inside of a prestamped lead frame.
The drain, source and gate contacts of each die can be mounted in a variety of ways, and the conductive tracks formed inside the can are appropriately adjusted.
In one embodiment, the source and gate of each of the MOSFETs face the inside of the shallow flat “can” and are connected to respective tracks which lead to outer terminal contacts. Thus, the source and gate contact terminals are on the rim of the can and the drain contacts of each die are on the free surfaces of the die suspended from the can. All terminals are coplanar and can be interconnected as desired in the circuit board receiving the terminals. Of course, the die are closely thermally connected to the relatively thick conductor of the composite can structure.
The benefit of this arrangement of electrodes is that it permits mounting of smaller die in the package than a customer could otherwise handle in their conventional pick-and-place and soldering operations. This is a consequence of being able to achieve higher placement accuracy and process control in forming the solder joints.
Second, removing the substrate as the switch node in the half bridge will reduce EMI noise generated by the package and also isolates any heat sink placed on the package from any live terminal.
It is of course possible to connect the source of the high side FET to the drain of the low side FET by inverting one of the die, and connecting the source and drain terminals to the conductive substrate of the IMS.
The benefits of the novel invention are:
Referring first to
In accordance with the invention, FETs 20 and 21 are copacked in the common housing 22, which is a Direct FET style housing as will be described.
Each of MOSFETs 20 and 21 can have any desired structure and topology and can be planar or trench type devices. More specifically. They can be any type of MOSgated device including IGBTs. Further, the die may be silicon-based or III Nitride heterojunction (GaN) type devices. Such devices may also be lateral power devices.
The novel package 22 for containing die 20 and 21 (or other semiconductor die) is shown in
Referring to
Composite 50 is formed of a first relatively thick conductive layer 51 of copper or aluminum or the like, a thin dielectric film 52 bonded ot one surface of layer 51 and a thin conductive layer 53 which can be patterned as desired and which is bonded to the opposite surface of dielectric 52. The conductive layer 53 is very well thermally coupled to layer 51 through the very thin film 52.
It should be noted that the composite 50 of
The thin conductive layer 53 is patterned, as by etching to form any desired conductive trace pattern, such as trace segments 70, 71, 72 and 73 in
Further, the patterns can be formed, either before or after the composite is stamped to shape as in
Thereafter a solder paste or conductive epoxy or the like is dispensed on the die attach locations on the traces, and the die 20 and 21 are located as desired, as shown in
The solder paste connecting the electrodes to the conductive traces is then reflowed. A high melting solder is used since it must not reflow when attaching the component to a support board such as support board 90 in
Note that all contacts at the open bottom of the composite are coplanar. Thus in
Similarly in
It should be specifically noted that the die 40 of
It is to be further noted that the above process can be used to simultaneously process a large number of packages on a common composite and, after an underfill operation if desired, and electrical test, the large area composite can be singulated into separate packages.
This application claims the benefit of U.S. Provisional Application No. 60/732,625, filed Nov. 2, 2005, the entire disclosure of which is incorporated by reference herein.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5639990 | Nishihara et al. | Jun 1997 | A |
| 6624522 | Standing et al. | Sep 2003 | B2 |
| 6677669 | Standing | Jan 2004 | B2 |
| 7095099 | Oliver et al. | Aug 2006 | B2 |
| 20030137040 | Standing | Jul 2003 | A1 |
| 20040169266 | Maxwell | Sep 2004 | A1 |
| Number | Date | Country | |
|---|---|---|---|
| 20070096274 A1 | May 2007 | US |
| Number | Date | Country | |
|---|---|---|---|
| 60732625 | Nov 2005 | US |