Claims
- 1. A method of forming a metal gate electrode, comprising:
forming a first gate electrode over a gate dielectric layer disposed on a substrate; forming spacers along laterally opposed sides of the first gate electrode; depositing a first insulating material over the first gate electrode and spacers; removing a portion of the first insulating material so that at least the first gate electrode is exposed; removing the first gate electrode such that a recess is formed, the recess defined by the interior walls of the spacers and the gate dielectric layer; forming a first metal layer in the recess; and depositing a second metal layer over the first metal layer.
- 2. The method claim 1, wherein the first gate electrode comprises polysilicon.
- 3. The method of claim 2, wherein the first gate electrode further comprises a silicide layer superjacent the polysilicon.
- 4. The method of claim 1, wherein forming the first metal layer comprises depositing titanium nitride.
- 5. The method of claim 1, wherein forming the first metal layer comprises depositing tantalum nitride.
- 6. The method of claim 1, wherein depositing the second metal layer comprises depositing a metal selected from the group consisting of aluminum, nickel, platinum and palladium.
- 7. The method of claim 6, wherein the first metal layer is less than 100 angstroms thick.
- 8. The method of claim 7, wherein the first metal layer and the second metal layer provide of gate work function that is different from a first metal work function and a second metal work function.
- 9. A method of forming PFETs and NFETs with metal gates, comprising:
forming, on a substrate, at least one PFET having a gate electrode comprising polysilicon and at least one NFET having a gate electrode comprising polysilicon, the PFETs and NFETs having spacers adjacent laterally opposed sides of the gate electrodes; depositing and planarizing a first insulating material over the substrate; removing a first portion of the first insulating material so that the at least one PFET gate electrode is exposed; replacing the PFET gate electrode with a first metal gate electrode; removing a second portion of the first insulating material so that the at least one NFET gate electrode is exposed; and replacing the NFET gate electrode with a second metal gate electrode.
- 10. The method of claim 9, wherein replacing the PFET gate electrode with a first metal gate electrode comprises etching polysilicon so that interior walls of the spacers are exposed; depositing a first metal layer over at least a substantial portion of the exposed interior walls of the spacers; depositing a second metal layer over the first metal layer; and removing the excess metal; wherein the first metal layer is a diffusion barrier with respect to the second metal layer.
- 11. The method of claim 10, further comprising etching a silicide layer superjacent the polysilicon.
- 12. The method of claim 10, wherein the first metal is selected from the group consisting of titanium nitride and tantalum nitride.
- 13. The method of claim 10, wherein the second metal is selected from the group consisting of nickel, platinum and palladium.
- 14. The method of claim 10, wherein the second metal comprises aluminum.
- 15. An integrated circuit, comprising:
an NFET having a gate electrode comprising a first TiN layer superjacent a first gate dielectric, a first metal layer having laterally opposed vertical sidewalls, superjacent the first TiN layer, and the first TiN layer is adjacent to laterally opposed vertical sidewalls of the first metal; and a PFET having a gate electrode comprising a second TaN layer superjacent a second gate dielectric, a second metal layer having laterally opposed vertical sidewalls, superjacent the second TaN layer, and the second TaN layer is adjacent to laterally opposed vertical sidewalls of the second metal.
- 16. The integrated circuit of claim 15, wherein the first metal is selected from the group consisting of aluminum and titanium.
- 17. The integrated circuit of claim 15, wherein the second metal is selected from the group consisting nickel, platinum, and palladium.
- 18. An microelectronic device, comprising:
an NFET having a first gate electrode comprising a TiN layer superjacent a first gate dielectric and adjacent to at least a pair of sidewall spacers, such that the TiN layer forms a lining over interior walls of the sidewall spacers and over the gate dielectric; and a PFET having a second gate electrode comprising a TaN layer superjacent a second gate dielectric and adjacent to at least a pair of sidewall spacers, such that the TaN layer forms a lining over interior walls of the sidewall spacers and over the gate dielectric; wherein the first gate electrode further comprises aluminum and the second gate electrode further comprises a material selected from the group consisting of Ni, Pt, and Pd.
- 19. An integrated circuit, comprising:
a first FET of a first conductivity type, the first FET having a first work function modulation layer; and a second FET of a second conductivity type; the second FET having a second work function modulation layer; wherein the first and second work function modulation layers comprise the same material, and the thickness of the first work function modulation layer is different than the thickness of the second work function modulation layer.
- 20. The integrated circuit of claim 19, wherein the first and second FETs have substantially identical channel doping profiles and the first and second FETs have different threshold voltages.
RELATED APPLICATIONS
[0001] This application is a continuation in part of application Ser. No. 09/451,696, filed on Nov. 30, 1999, entitled “Work Function Tuning For MOSFET Gate Electrodes”.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09475484 |
Dec 1999 |
US |
Child |
10679969 |
Oct 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09451696 |
Nov 1999 |
US |
Child |
09475484 |
Dec 1999 |
US |