Vasudev ,et al, “Advanced Materials for Low Power Electronics”, Solid State Electronics, vol. 39, No. 4, (1996), pp. 489-497. |
Huang, et al, “TFSOI BiCMOS Technology for Low Power Applications”, IEDM Technical Digest, (1993), pp. 449-452. |
Hwang, et al, “Design and Manufacturing Considerations of a 0.5 um CMOS Technology on TFSOI”, IEEE International SOI Conference Proceedings, (1993), pp. 128-129. |
El-Kareh, et al, “Silicon On Onsulator-An Emerging High-Leverage Technology”, IEEE Trans. Components, Packaging & Manufacturing Technology-Part A, vol. 18, No. 1, (1995), pp. 187-194. |
Huang, et al, “TFSOI Complementary BiCMOS Technology for Low Power Applications”, IEEE Transactions on Electron Devices, vol. 42, No. 3, (Mar., 1995), pp. 506-512. |
Shahidi ,et al, “A Novel High-Performance Lateral Bipolar on SOI”, IEDM (IEEE, 1991), pp. 663-666. |
Dekker, et al, “An ultra Low Power Lateral Bipolar Polysilicon Emitter Technology on SOI”, IEDM Technical Digest, (IEEE, 1993), pp. 75-78. |
Dekker, et al, “An Ultra Low-Power RF Bipolar Technology on Glass”, IEDM Technical Digest , (1997), pp. 921-923. |
Chen, et al, “A Low Thermal Budget, Fully Self-Aligned Lateral BJT on Thin Film SOI Substrate for Low Power BiCMOS Applications”, Symposium VLSI Tech. Dig., (1995), pp. 133-134. |
Kawanaka, et al, “3-D Simulation Analysis of High Performance SOI Lateral BJT for RF Applications”, Proceedings of IEEE International SOI Conference, (Oct. 1998), pp. 29-30. |
Shino, et al, “A 31 GHzfmax Lateral BJT on SOI Using Self-Aligned External Base Formation Technology”, IEDM Technical Digest, (IEEE, 1998), pp. 953-956. |
Nii, et al, “A 67 GHz fmax Lateral Bipolar Transistor with Co-silicided Base Electrode Structure on Thin Film SOI for RF Analog Applications”, Proc. ESSDREC '99, pp. 212-215. |
Schlueter, “Trench Warfare: CMP and Shallow Trench Isolation”, Semiconductor International, (Oct., 1999), pp. 123-130. |