Claims
- 1. A process of fabricating a deep trench capacitor structure, said process comprising the steps of:(a) providing a semiconductor substrate having (i) a deep trench region therein, said deep trench having an upper region and a lower region, (ii) at least one pad layer formed on a surface of said semiconductor substrate, said pad layer being adjacent to said deep trench region, (iii) a first node electrode in said semiconductor substrate about said lower region of said deep trench, and (iv) a conformal node dielectric lining said deep trench at said first node electrode; (b) forming a doped polysilicon on said node dielectric; (c) forming a layer of a metallic nitride on said doped polysilicon; (d) planarizing the structure resulting from step (c) stopping at said pad layer; (e) removing said node dielectric, said doped polysilicon and said metallic nitride from a portion of said upper region of said deep trench to form a recess; (f) filling said recess formed in step (e) with amorphous silicon; and (g) planarizing said structure formed in step (f) stopping at said pad layers.
- 2. The method of claim 1 wherein said semiconductor substrate is Si.
- 3. The method of claim 1 wherein said first node electrode is an out-diffused buried plate.
- 4. The method of claim 1 wherein a collar oxide is provided about the upper region of said trench prior to step (b).
- 5. The method of claim 1 wherein step (c) is carried out by a deposition process selected from the group consisting of chemical vapor deposition (CVD) and low pressure chemical vapor deposition (LPCVD).
- 6. The method of claim 1 wherein said metallic nitride has a resistivity of from about 1 to about 1000 μohm-cm.
- 7. The method of claim 1 wherein said metallic nitride is TiN, TaN, TaSiN or WN.
- 8. The method of claim 1 wherein said metallic nitride is TiN.
- 9. The method of claim 1 wherein a void is formed during step (c).
- 10. The method of claim 1 wherein step (d) is carried out by chemical mechanical polishing or etching.
- 11. The method of claim 1 wherein step (e) is a selective recess etch process selected from the group consisting of anisotropic etching, isotropic etching and a combination thereof.
- 12. The method of claim 11 wherein said selective etch is performed by ion enhanced etching, ion induced etching, plasma etching, reactive ion etching, reactive ion-beam etching or microwave plasma etching.
- 13. The method of claim 1 wherein step (e) is carried out by plasma etching utilizing a halogen as a reactive plasma gas.
- 14. The method of claim 1 wherein step (f) is carried by CVD, LPCVD and plasma-assisted CVD.
- 15. The method of claim 1 wherein step (g) is carried out by chemical mechanical polishing or etching.
- 16. The method of claim 1 wherein said deep trench has a depth of from about 3 to about 10 μm.
- 17. The method of claim 1 wherein said upper region of said trench is narrow as compared with the lower region of said trench.
- 18. The method of claim 1 wherein said amorphous silicon layer is doped or undoped with a dopant atom.
- 19. A process of fabricating a deep trench capacitor structure, said process comprising the steps of:(a) providing a semiconductor substrate having (i) a deep trench region therein, said deep trench having an upper region and a lower region, (ii) at least one pad layer formed on a surface of said semiconductor substrate, said pad layer being adjacent to said deep trench region, (iii) a first node electrode in said semiconductor substrate about said lower region of said deep trench, and (iv) a conformal node dielectric lining said deep trench at said first node electrode; (b) forming a doped polysilicon on said node dielectric; (c) forming a layer of a metallic nitride on said doped polysilicon; (d) planarizing the structure resulting from step (c) stopping at said pad layer; (e) plasma etching said node dielectric with a halogen as a reactive gas, said doped polysilicon and said metallic nitride from a portion of said upper region of said deep trench to form a recess; (f) filling said recess formed in step (e) with amorphous silicon; and (g) planarizing said structure formed in step (f) stopping at said pad layers.
Parent Case Info
This application is a divisional of U.S. application Ser. No. 09/135,744, filed Aug. 18, 1998.
US Referenced Citations (14)
Foreign Referenced Citations (1)
Number |
Date |
Country |
362040759 |
Feb 1987 |
JP |