Claims
- 1. A memory redundancy circuit in a memory module having a designated group of memory cells assigned to represent a logical portion of the memory structure, the memory redundancy circuit, comprising:
a. a redundant group of memory cells; and b. a redundancy controller coupled with the designated group and the redundant group, the redundancy controller assigning the redundant group to the logical portion of the memory structure, responsive to a preselected memory group condition.
- 2. The memory redundancy circuit of claim 2, wherein the redundancy controller comprises a redundancy decoder responsive to an encoded signal representative of the preselected memory group condition.
- 3. The memory redundancy circuit of claim 2, wherein the redundancy controller further comprises a plurality of selectable switches, the plurality of selectable switches encoding the preselected memory group condition.
- 4. The memory redundancy circuit of claim 3, wherein the plurality of selectable switches are fuses.
- 5. The memory redundancy circuit of claim 4, wherein the preselected memory group condition is a “FAILED” memory group condition, representative of a designated group malfunction.
- 6. The memory redundancy circuit of claim 1, wherein each of the designated group of memory cells and the redundant group of memory cells comprises one of a memory row, a memory column, a preselected portion of a memory module, a selectable portion of a memory module, a memory module, and a combination thereof.
- 7. A memory circuit comprising:
at least one designated memory cell; at least one redundant memory cell; and a controller that redirects a signal path from the at least one designated memory cell to the at least one redundant memory cell based on a failure of the at least one designated memory cell.
- 8. The memory circuit of claim 7 wherein the controller comprises a decoder responsive to an encoded signal representative of failure of the at least one designated memory cell.
- 9. The memory circuit of claim 8, wherein the controller further comprises a plurality of selectable switches, the plurality of selectable switches encoding the encoded signal.
- 10. The memory redundancy circuit of claim 3, wherein the plurality of selectable switches are fuses.
- 11. The memory circuit of claim 7, wherein the at least one designated memory cell and the at least one redundant memory cell each comprise one of a row of memory cells, a column of memory cells, a row pair of memory cells, and a column pair of memory cells.
- 12. The memory circuit of claim 10, wherein the at least one designated memory cell and the at least one redundant memory cell each comprise a line pair of memory cells, and wherein a number of fuses is logarithmically related to a number of line pairs.
- 13. A memory circuit comprising:
at least one line of designated memory cells; at least one line of redundant memory cells; and a controller that redirects a signal path from the at least one line of designated memory cells to the at least one line of redundant memory cells based on a failure of the at least one line of designated memory cells.
- 14. The memory circuit of claim 13 wherein the controller comprises a decoder responsive to an encoded signal representative of the failure of the at least one line of designated memory cells.
- 15. The memory circuit of claim 14, wherein the controller further comprises a plurality of selectable switches, the plurality of selectable switches encoding the encoded signal.
- 16. The memory redundancy circuit of claim 15, wherein the plurality of selectable switches are fuses.
- 17. The memory circuit of claim 13, wherein the at least one line of designated memory cells and the at least one line of redundant memory cells each comprise one of a row of memory cells, a column of memory cells, a row pair of memory cells, and a column pair of memory cells.
- 18. The memory circuit of claim 10, wherein the at least one line of designated memory cells and the at least one line of redundant memory cells each comprise a line pair of memory cells, and wherein a number of fuses is logarithmically related to a number of line pairs.
- 19. A memory circuit comprising:
a plurality of designated memory cells; a plurality of redundant memory cells; and at least one fuse box that utilizes a single output to cause a signal path from the plurality of designated memory cells to be redirected to the plurality of redundant memory cells based on a failure of the plurality of designated memory cells.
- 20. The memory circuit of claim 19 wherein the fuse box generates an encoded signal representative of the failure of the at least one line of designated memory cells.
- 21. The memory circuit of claim 19, wherein the plurality of designated memory cells and the plurality of redundant memory cells each comprise one of a row of memory cells, a column of memory cells, a row pair of memory cells, and a column pair of memory cells.
- 22. The memory circuit of claim 19, wherein the plurality of designated memory cells and the plurality of redundant memory cells each comprise a line pair of memory cells, and wherein a number of fuses in the at least one fuse box is logarithmically related to a number of line pairs of memory cells.
CROSS-REFERENCE TO RELATED APPLICATION(S)
[0001] The present application is a continuation of U.S. application Ser. No. 09/775,701, filed Feb. 2, 2001, and also claims the benefit of the filing dates of the following United States Provisional Patent Applications, the contents of all of which are hereby expressly incorporated herein by reference:
[0002] Serial No. 60/215,741, filed Jun. 29, 2000, and entitled MEMORY MODULE WITH HIERARCHICAL FUNCTIONALITY;
[0003] Serial No. 60/193,607, filed Mar. 31, 2000, and entitled MEMORY REDUNDANCY IMPLEMENTATION;
[0004] Serial No. 60/193,606, filed Mar. 31, 2000, and entitled DIFFUSION REPLICA DELAY CIRCUIT;
[0005] Serial No. 60/179,777, filed Feb. 2, 2000, and entitled SPLIT DUMMY BITLINES FOR FAST, LOW POWER MEMORY;
[0006] Serial No. 60/193,605, filed Mar. 31, 2000, and entitled A CIRCUIT TECHNIQUE FOR HIGH SPEED LOW POWER DATA TRANSFER BUS;
[0007] Serial No. 60/179,766, filed Feb. 2, 2000, and entitled FAST DECODER WITH ASYNCHRONOUS RESET;
[0008] Serial No. 60/220,567, filed Jul. 25, 2000, and entitled FAST DECODER WITH ROW REDUNDANCY;
[0009] Serial No. 60/179,866, filed Feb. 2, 2000, and entitled HIGH PRECISION DELAY MEASUREMENT CIRCUIT;
[0010] Serial No. 60/179,718, filed Feb. 2, 2000, and entitled LIMITED SWING DRIVER CIRCUIT;
[0011] Serial No. 60/179,765, filed Feb. 2, 2000, and entitled SINGLE-ENDED SENSE AMPLIFIER WITH SAMPLE-AND-HOLD REFERENCE;
[0012] Serial No. 60/179,768, filed Feb. 2, 2000, and entitled SENSE AMPLIFIER WITH OFFSET CANCELLATION AND CHARGE-SHARE LIMITED SWING DRIVERS; and
[0013] Serial No. 60/179,865, filed Feb. 2, 2000, and entitled MEMORY ARCHITECTURE WITH SINGLE PORT CELL AND DUAL PORT (READ AND WRITE) FUNCTIONALITY.
[0014] The following related patent applications, assigned to the same assignee hereof and filed on even date herewith in the names of the same inventors as the present application, disclose related subject matter, with the subject of each being incorporated by reference herein in its entirety:
[0015] Memory Module with Hierarchical Functionality, Attorney Docket No. 40050/B600/JFO; High Precision Delay Measurement Circuit, Attorney Docket No. 37079/B600/JFO; Single-Ended Sense Amplifier with Sample-and-Hold Reference, Attorney Docket No. 37362/B600/JFO; Limited Switch Driver Circuit, Attorney Docket No. 37361/B600/JFO; Fast Decoder with Asynchronous Reset with Row Redundancy; Attorney Docket No. 37115/B600/JFO; Diffusion Replica Delay Circuit, Attorney Docket No. 37360/B600/JFO; Sense Amplifier with Offset Cancellation and Charge-Share Limited Swing Drivers, Attorney Docket No. 37363/B600/JFO; Memory Redundancy Implementation, Attorney Docket No. 37496/B600/JFO; and A Circuit Technique for High Speed Low Power Data Transfer Bus, Attorney Docket No. 37497/B600/JFO.
Provisional Applications (12)
|
Number |
Date |
Country |
|
60215741 |
Jun 2000 |
US |
|
60193607 |
Mar 2000 |
US |
|
60193606 |
Mar 2000 |
US |
|
60179777 |
Feb 2000 |
US |
|
60193605 |
Mar 2000 |
US |
|
60179766 |
Feb 2000 |
US |
|
60220567 |
Jul 2000 |
US |
|
60179866 |
Feb 2000 |
US |
|
60179718 |
Feb 2000 |
US |
|
60179765 |
Feb 2000 |
US |
|
60179768 |
Feb 2000 |
US |
|
60179865 |
Feb 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
| Parent |
10173709 |
Jun 2002 |
US |
| Child |
10612479 |
Jul 2003 |
US |
| Parent |
09775701 |
Feb 2001 |
US |
| Child |
10173709 |
Jun 2002 |
US |