Method and apparatus for receiving high speed signals with low latency

Information

  • Patent Grant
  • 6396329
  • Patent Number
    6,396,329
  • Date Filed
    Thursday, January 6, 2000
    25 years ago
  • Date Issued
    Tuesday, May 28, 2002
    22 years ago
  • Inventors
  • Original Assignees
  • Examiners
    • Callahan; Timothy P.
    • Nguyen; Hai L.
    Agents
    • Pennie & Edmonds LLp
Abstract
An apparatus and method for receiving high-speed signals having a wide common-mode range with low input-to-output latency. In one embodiment, the receiver includes an integrator to accumulate charge in accordance with an input signal during an integration time interval to produce an output voltage. A sense amplifier samples and converts the output voltage of the integrator to a logic signal; and a latch stores the logic signal. In an alternate embodiment, a preamplifier conditions the input signal prior to being integrated. In another embodiment using multiple receivers, circuitry is added to the receiver to compensate for timing errors associated with the distribution of the timing signals. In yet another embodiment, the integrator is coupled to an equalization circuit that compensates for intersymbol interference. In another embodiment, another circuit compensates for accumulated voltage offset errors in the integrator.
Description




The present invention relates generally to a high frequency digital signal receiver, and more particularly to a digital signal receiver that uses integration techniques to reduce latency of signals on a bus.




BACKGROUND OF THE INVENTION




An efficient high speed signaling system requires the use of well-controlled waveforms. For example, in a high speed signaling system with a clock cycle time in the range of approximately one to two nanoseconds, the amplitude of the voltage swing, the rise and fall times, and the duty cycle of the signaling waveform should be within well-defined limits. The term “voltage swing” refers to a difference between a minimum predetermined voltage and a maximum predetermined voltage of a signal. For example, typical limits may include a voltage swing of approximately one volt, a near fifty percent duty cycle, and a rise and a fall time of approximately one hundred picoseconds (ps). In some systems, the voltage swing of CMOS signals ranges from a low of zero volts to a high of five volts. In other systems, the voltage swing of the CMOS signals ranges from a low of zero volts to a high of 2.5 volts.




A receiver system that receives and converts the high-speed, low swing waveforms to CMOS signals requires careful design, especially when multiple high-speed waveforms are received simultaneously and where noise is a significant factor.




The following naming convention will be used for signals. For example, the name “system clock” will refer to one signal, while that signal's complement will be referred to as “system clock B” or “system clock_b.” In other words, the complement of a signal will have an upper or lower case “b” following its name.




As shown in

FIG. 1

, a prior art sampling receiver


100


has a sense-amplifier


102


and a latch


104


. The sense amplifier


102


receives, senses and amplifies small changes in the input signal, Data In, with respect to a reference voltage Vref, and outputs a differential signal, A and A_b. The latch


104


amplifies, stores and converts the differential signal, A and A_b, to predetermined low and high values.




Referring also to the timing diagram of

FIG. 2

, a system clock and its complement, system clock_b, control the operation of the sampling receiver


100


. When system clock_b is transitions low the sense amplifier


102


is disabled. Two linear load/precharge transistors


112


,


114


become active and pull signals A and A_b at nodes N


A


and N


A









b


to a high voltage level.




When system clock_b transitions high, the sense amplifier


102


is enabled and senses the voltage of the data input signal, Data In. The two linear load transistors


112


,


114


become inactive. When the voltage of the data input signal, Data In, at the gate of input transistor


116


exceeds the reference voltage V


REF


at the gate of transistor


118


, the input transistor


116


becomes active and pulls output signal A_b to a low voltage level via a current sink


120


. When the data input signal is less than or equal to the reference voltage V


REF


, the input transistor


116


is inactive (i.e., or at least less conductive than transistor


118


) and the output signal A_b remains high.




The cross-coupled transistor pair


122


,


124


stores the state of signals A and A_b. Initially, when system clock_b is low, transistors


112


and


114


are enabled and act as linear load devices to the differential pair


116


,


118


. When system clock_b transitions high, transistors


112


and


114


become inactive and the cross-coupled pair


122


,


124


is enabled to sense and amplify variations of the input data signal, Data In. When the voltage of the input signal, Data In, is less than the reference voltage V


REF


, transistor


118


is active and pulls the voltage of signal A at node N


A


to ground, which causes the voltage of signal A_b at node N


A









b


to transition high. When the voltage of the input signal Data In exceeds the reference voltage V


REF


, transistor


116


becomes active and pulls the signal A_b at node N


A









b


low; in addition, transistor


118


becomes inactive and the signal A_b at node N


A









b


is pulled high. The cross-coupled pair


122


,


124


acts as an amplifier for small changes in the voltage of the input signal Data In with respect to the reference voltage V


REF


.




When system clock_b transitions low, sense amplifier


102


is disabled and the complementary output signals A and A_b from the sense amplifier


102


are stored in latch


104


. Latch


104


is enabled by the system clock.




In latch


104


, an equalizing transistor


126


becomes active when the system clock transitions low and drives the output signals Out and Out_b to the same voltage level. When the system clock transitions high, the equalizing transistor


126


becomes inactive, latch-enable transistors


128


,


130


become active and enable the latch-data-input transistors


132


,


134


to act as a pull-down circuit when responding to the differential output signals A and A_b from the sense amplifier


102


. In particular, when the system clock is high, the latch-data-input transistors


132


,


134


are responsive to the amplified signals A and A_b. A four transistor latch circuit


136


latches the associated state of signals A and A_b, and generates the latched-output signals, Out


142


and Out_b


144


. The four transistor latch circuit


136


includes transistors


152


,


154


,


156


and


158


.




When the system clock transitions low, latch-enable transistors


128


,


130


become inactive thereby causing the latch


104


to become non-responsive to signals A and A_b. In this way, the latch


104


captures the state of A and A_b at the high-to-low transition of the system clock. To reduce the probability of errors caused by noise, the timing of the high-to-low transition of the system clock should occur at a time when the differential amplitude between the A and A_b signals is greatest. In addition, when a system has multiple receivers and drivers operating simultaneously, the likelihood of noise injection on V


REF


and, consequently, errors is increased.




The circuit of

FIG. 2

senses even data values, D


0


and D


2


, in response to the falling edge of the system clock, and latches the even data values in response to the rising edge of the system clock. Another circuit, similar to the circuit of

FIG. 2

, operates on opposite clock edges senses and latches odd data values (e.g., sensing in response to the rising edge of the system clock) and latching in response to the falling edge of the system clock.




A Prior Art Integrating Receiver




In

FIG. 3A

, an integrating receiver


180


improves performance in a noisy environment. The integrating receiver


180


is a type of matched filter. In the integrating receiver


180


, an integrator


182


, a sample-and-hold (S/H) circuit


184


, an amplifier


186


and a latch


188


are connected in series and receive and output differential signals. The integrating receiver


180


integrates a bias current I


BIAS1


based on the difference between the differential input signals V


IN


+ and V


IN


− over a given period of time, called the integration interval. Prior to the start of the integration interval, the output value of the integrator


182


is initially set equal to zero volts. After integration is complete and additional processing, the latch


188


stores the result of the integration.




Referring also to

FIG. 3B

, the integrating receiver


180


operates according to three phases—an integration phase (Phase I), a hold phase (Phase II) and a latch phase (Phase III). A first timing signal φ


192


and a second timing signal Ψ_b


194


define the phases and control the operation of the integrating receiver


180


. The first timing signal φ defines the integration interval or phase and is a clock that operates at the system clock frequency. The second timing signal Ψ_b defines the hold and latch phases when the first timing signal φ is no longer in the integration phase. In some implementations, the first timing signal φ is phase shifted with respect to the system clock.




During Phase I, the integration interval, when the first timing signal φ is high, the integrator


182


receives differential input signals V


IN


+


196


and V


IN





198


. The integrator


182


integrates a predetermined amount of current based on the polarity of the data input signals V


IN


+


196


and V


IN





198


and generates a differential integrated signal. The sample-and-hold circuit


184


receives the differential integrated signal output by the integrator


182


, and the latch


188


is held in a reset state.




During Phase II, when the first timing signal φ and the second timing signal Ψ_b are low, the sample-and-hold circuit


184


samples and holds the state of the differential output signal from the integrator


182


. The amplifier


186


also amplifies the output of the sample-and-hold circuit


184


and generates an amplified signal.




During Phase III, when the second timing signal Ψ_b is high and the first timing signal φ is low, the amplified signal is captured in the latch


188


. The integrator


182


and the sample-and-hold circuit


184


are reset to receive the next differential data bit.




One important metric of the integrating receiver is its overall delay or latency, referred to herein as the input-to-output latency. The input-to-output latency is measured from the time when the data input signals V


IN


+


196


and V


IN





198


are validly present at the integrator input to the time when the captured signal is validly present at the output of the latch


188


. In high-speed signaling systems and, in particular, in memory systems, the input-to-output latency should be as small as possible.




In

FIG. 4

, the integrator


182


and the sample and hold circuit


184


of

FIG. 3

are shown in more detail. Integration occurs on nodes N


INTA




202


and N


INTB




204


, with the capacitance of these nodes being determined by the inherent capacitance of the transistors coupled to them. In the integrator


182


, a first current steering circuit


210


receives a bias current I


BIAS


from a current source


212


and steers the bias current I


BIAS


to either integration node N


INTA




202


or N


INTB




204


based on the differential input signal, V


IN


+ and V


IN


−. The current source


212


includes a PMOS transistor M


3




214


that supplies the bias current I


BIAS


in response to a bias voltage V


BIAS


applied to the gate of transistor


214


. In the current steering circuit


210


, a first differential input pair, transistors M


1




206


and M


2




208


, receives the differential input signal V


IN


+ and V


IN


−, respectively. When V


IN


− is at a low voltage level, transistor M


1




206


steers the bias current I


BIAS


to node N


INTA




202


, thereby charging node N


INTA


and increasing the voltage V


INT


+ at node N


INTA


. When V


IN


+ is at a low voltage level, transistor M


2




208


steers the bias current I


BIAS


to node N


INTB


, thereby charging node N


INTB


and increasing the voltage V


INT


− at node N


INTB


.




A compensating integration circuit


222


eliminates a source of error in the integrator


182


caused primarily by the gate to drain capacitance of transistors M


1




206


and M


2




208


. In the compensating integration circuit


222


, a second differential input pair, transistors M


C1




224


and M


C2




226


, receives the differential input signals V


IN


+


206


and V


IN





208


, respectively, and, functions as a current steering circuit to steer compensating bias current I


BIASC


towards the integration nodes N


INTA


and N


INTB


. A compensating current source, PMOS transistor M


C3




228


, provides the compensating bias current I


BIASC


. The amount of current I


BIASC


supplied by the compensating current source is also determined by the bias voltage V


BIAS


. Transistor M


C4




230


pulls up the voltage at node tail


c


to the power supply voltage V


DD


.




An integrator reset circuit


240


resets the integrator


182


by removing any charge from the integration nodes N


INTA


and N


INTB


prior to integrating. The integrator


182


is reset during Phase III when φ_b and Ψ_b are high.




One disadvantage of this integrator


182


is that its input common-mode range is limited. The common mode of differential signals V


IN


+ and V


IN


− is the average value of the two signals. The input common mode range is low in order that the first current steering circuit


210


can fully steer the integrating current I


BIAS


and operate at a sufficiently high conductance to keep the PMOS current source transistor M


3




214


in saturation. A low input common mode range limits the types of drivers and termination networks which may be used. Therefore, an integrator


182


with an increased input common mode range is desirable.




Another disadvantage is that the integrator


182


has a low voltage gain when either transistor


206


or


208


of the differential pair does not fully steer the current I


BIAS


to either of the integration nodes N


INTA


and N


INTB


. The low voltage gain A


v


of the integrator


182


is determined by the following relationship:







A




v


=((


V




INT


+)−(


V




INT


−))/((


V




IN


+)−(


V




IN


−)).  (1)




Because of the low voltage gain Av, the integrator


182


may require large input voltage swings to fully steer the current I


BIAS


from the current source


214


. Therefore, an integrator


182


that fully steers current smaller changes in the input voltage is also desirable.




Sample and Hold Circuitry




The sample and hold circuit


184


(

FIG. 4

) provides the differential integrated voltages, V


INT


+ and V


INT


−, from the integrator


182


to the sense amplifier and latch, as sample output voltages, V


O


+ and V


O


−. In the sample and hold circuit


184


, transistors S


1




250


and S


2




252


are connected in series to the integration nodes N


INTA


and N


INTB


,


202


and


204


, respectively. The first timing signal φ is supplied to the gates of transistors S


1




250


and S


2




252


, respectively. During Phase I, when the first timing signal φ is high, the differential voltage, V


INT


+ and V


INT


−, on the integration nodes, N


INTA


+ and N


INTB


−, is output by the sample and hold circuit


184


as V


O


+ and V


O


−. During Phase II, when φ is low, transistors S


1




250


and S


2




252


are inactive and the sampled voltages, V


O


+ and V


O


−, remain on sampling nodes N


SAMPA




260


and N


SAMPB




262


, respectively, because of the inherent capacitance of the sample and hold circuit


184


. During Phase III, a reset circuit


254


drives the sample output voltage V


O


+ and V


O


− on nodes, N


SAMPA




260


and N


SAMPB




262


, respectively, to circuit ground to reset the sample and hold circuit


184


.




Amplifier and Latch





FIG. 5

is a circuit diagram of the amplifier


186


and latch


188


of FIG.


3


. The amplifier


186


amplifies the differential output of the sample-and-hold circuit, V


O


+ and V


O


−, to generate amplified signals V


A


+ and V


A


−, respectively, during Phases II and III. An amplifier current source


270


, PMOS transistor


272


, supplies an amplifier bias current I


BIASA


to a differential PMOS pair, transistors


274


and


276


in response to the bias voltage V


BIAS


. The bias voltage V


BIAS


is sufficiently low with respect to the supply voltage to operate PMOS transistor


272


in the saturation region.




An amplifier equalizing transistor


278


becomes active during Phase I, when the first timing signal φ is high, to equalize the outputs, V


A


+ and V


A


−, of the amplifier


186


such that the amplifier


186


outputs no differential voltage. During Phases II and III, when the first timing signal φ is low, the equalizing transistor


278


is inactive.




An amplifier load circuit


280


pulls one of the amplifier outputs, V


A


+ and V


A


−, to ground when either of the input voltages V


O


+ or V


O


− is sufficiently low to cause one of the PMOS transistors,


276


or


274


, respectively, to become active. In the amplifier load circuit


280


, NMOS transistor pairs


282


,


284


connect to the transistors of amplifier differential pair


274


,


276


, respectively. The NMOS transistor pairs


282


,


284


are cross-coupled such that, for example, when the amplifier output voltage V


A


+ is high, NMOS transistor pair


284


is inactive and NMOS transistor pair


282


is active and pulls V


A


− low. Each NMOS transistor pair


282


,


284


includes two NMOS transistors,


286


and


288


,


292


and


294


, respectively, connected in parallel.




Operating PMOS transistor


272


as a current source provides high gain-bandwidth for the latch


188


and reduces propagation delay. However, supplying the amplifier bias current I


BIASA


in this way causes the amplifier


186


to consume static direct current and therefore static power. Static power is that power constantly being consumed by a circuit, regardless of its mode or data. Because the amplifier


186


consumes a significant amount of static power, the amplifier


186


may be unsuitable for use in devices that use a large number of receivers. Therefore an amplifier for use in a receiver that reduces static power consumption is desirable.




The latch


188


is reset during Phases I and II, and stores the output of the amplifier


186


during Phase III. During Phases I and II, when Ψ_b is low, a latch-load-circuit that includes PMOS transistors


302


and


304


, precharges the differential latch output, V


L


+ and V


L


−, to the supply voltage. Also during Phases I and II, a latch output equalizing transistor


306


becomes active and causes the differential latch output V


L


+ and V


L


− signals to be the same.




During Phase III, when Ψ_b is high, the latch-load-circuit and the latch output equalizing transistor


306


become inactive. A latch-input pair, NMOS transistors


308


and


310


, receives the differential output of the amplifier


186


. A first cross-coupled pair, transistors


312


,


314


, latches the state of the amplifier output signals, V


A


+ and V


A


−. Pass transistors


316


,


318


are active and supply the output of the first cross-coupled pair


312


,


314


as differential latch output signals, V


L


+ and V


L


−. A second cross-coupled pair, transistors


320


,


322


, latches the state of the differential latch output signals, V


L


+ and V


L


−, to improve the gain of the latch.




The output of the latch


188


, and therefore the output of the integrating receiver


180


, is valid after the beginning of Phase III. The input-to-output latency of the integrating receiver


180


is equal to the duration of Phase I plus the duration of Phase II plus the duration of the latch output delay from the beginning of Phase III. Therefore, the input-to-output latency consumes a significant portion of the system clock period. In particular, the input-to-output latency consumes a large amount of time relative to a typical clock cycle time of approximately two nanoseconds (ns) for high speed signaling systems, and potentially limits the performance of the system in which the integrating receiver is used. Therefore, an integrating receiver with reduced input-to-output latency is desirable.




SUMMARY OF THE INVENTION




In a receiver, an integrator generates integrated signals based on input signals, and a sense amplifier samples and converts the integrated signals to a logic signal. The combination of the integrator and sense amplifier reduces the input-to-output latency from the time when an input signal is valid to when the output of the sense amplifier is valid. This receiver has low static power consumption and a wide input common mode range.




In particular, the receiver accumulates a charge to produce an output voltage during an integration time interval in accordance with a data input signal, samples the output voltage and holds and converts the sampled voltage into a logic signal such that the logic signal represents the polarity of the data input signal. The input-to-output latency is defined as the time from when the data input signal is valid to when the logic signal is valid. This input-to-output latency is approximately equal to the integration time plus the time to convert the sampled voltage. The input-to-output latency is lower than the input-to-output latency of the prior art receivers described above; and therefore improves system performance.




In one aspect of the invention, a preamplifier conditions the input signal and provides the conditioned input signal to the integrator.




In another aspect of the invention, rather than using an integrator, a preamplifier is connected to a sense amplifier that incorporates an integration function.




In a system having multiple receivers, each receiver receives adjusted timing signals to compensate for skew in the received signals. In an alternate embodiment, the receivers have an equalization circuit to compensate for intersymbol interference. In another aspect of the invention, an offset cancellation circuit removes any manufacturing induced voltage offsets from mismatched devices in the receiver. In yet another aspect of the invention, a multi-phased receiver system uses multiple receivers to increase bus speed.




A memory device incorporates the integrating receiver of the present invention.











BRIEF DESCRIPTION OF THE DRAWINGS




These and other features, aspects, and advantages of the present invention will become better understood with regard to the following description, appended claims, and accompanying drawings where:





FIG. 1

is a circuit diagram of a prior art sampling receiver.





FIG. 2

is a timing diagram of the sampling receiver of FIG.


1


.





FIG. 3A

is a block diagram of a prior art integrating receiver.





FIG. 3B

is a timing diagram of control signals used by the integrator of FIG.


3


A.





FIG. 4

is a circuit diagram of an integrator and a sample-and-hold circuit used in the integrating receiver of FIG.


3


A.





FIG. 5

is a circuit diagram of an amplifier and latch of the integrating receiver of FIG.


3


A.





FIG. 6

is a block diagram of a memory controller and memories using an integrating receiver and bus output driver of the present invention.





FIG. 7A

is a block diagram of the integrating receiver of

FIG. 6

according to an embodiment of the present invention.





FIG. 7B

is a block diagram of the integrating receiver of

FIG. 6

that receives data on alternate edges of a clock signal according to another embodiment of the present invention.





FIG. 8

is a timing diagram of the integrating receiver of FIG.


7


A.





FIG. 9

is a block diagram of the integrating receiver of

FIG. 6

according to an alternate embodiment of the present invention.





FIG. 10

is a circuit diagram of a preamplifier according to an embodiment of the present invention of

FIG. 7A

;





FIG. 11A

is a block diagram of an integrator according to an embodiment of the present invention of

FIGS. 7A and 9

.





FIG. 11B

is a circuit diagram of an integrator according to an embodiment of the present invention of

FIGS. 7A and 9

.





FIG. 11C

is a circuit diagram of the integrator of

FIG. 11B

modified to receive two differential output signals from the preamplifier of

FIG. 10

in accordance with the integrator of FIG.


7


A.





FIG. 12

is a circuit diagram of an integrator according to an alternate embodiment of the integrator of FIG.


7


A.





FIG. 13

is a circuit diagram of an integrator of

FIG. 7A

according to another embodiment of the present invention.





FIG. 14A

is a circuit diagram of a sense amplifier and latch according to an embodiment of the present invention of

FIGS. 7A and 9

.





FIG. 14B

is a circuit diagram of a sense amplifier and latch according to an alternate embodiment of the present invention of

FIGS. 7A and 9

.





FIG. 15

is a circuit diagram of another embodiment of an integrating receiver that includes the preamplifier of

FIG. 10 and a

sense amplifier according to the present invention.





FIG. 16

is a timing diagram of adjusted precharge and sense signals to generate a reliable data window for the integrating receiver of FIG.


7


A.





FIG. 17A

is a timing diagram of an alternate embodiment of the reliable data window for integrating of FIG.


16


.





FIG. 17B

is a block diagram of a circuit to generate the reliable data window of FIG.


17


A.





FIG. 17C

is a timing diagram of another alternate embodiment for defining the reliable data window for integrating.





FIG. 17D

is a circuit that implements the timing diagram of FIG.


17


C.





FIG. 18

is a block diagram of the distribution of a system clock in a bus architecture having multiple receivers.





FIG. 19

is a timing diagram of the system clock and exemplary data signals of the bus architecture of FIG.


18


.





FIG. 20

is a block diagram of an adjustment system that adjusts the timing of the precharge and sense signals of the integrating receivers of FIG.


18


.





FIG. 21

is a timing diagram for the adjustment system of FIG.


20


.





FIG. 22

is a circuit diagram of an adjustable delay element of the adjustment system of FIG.


20


.





FIG. 23A

is an alternate embodiment of an adjustment system to set the timing of each receiver in a system having multiple integrating receivers.





FIG. 23B

is a timing diagram for the circuit of FIG.


23


A.





FIG. 24

is a block diagram of a multi-phased bus architecture using four integrating receivers of the present invention.





FIG. 25

is a timing diagram for the multi-phased bus architecture of FIG.


24


.





FIG. 26A

is a circuit diagram of an equalization circuit that compensates for inter-symbol interference according to another embodiment of the integrating receiver of FIG.


7


A.





FIG. 26B

is an exemplary equivalent circuit diagram illustrating the components of

FIG. 26A

that form a voltage divider.





FIG. 26C

is an exemplary equivalent circuit diagram representing the circuit of

FIG. 26B

as a voltage divider.





FIG. 27A

is a circuit diagram of a voltage offset cancellation circuit for the integrating receiver according to yet another embodiment of the integrating receiver of FIG.


7


A.





FIG. 27B

is an exemplary equivalent circuit representing the circuit of

FIG. 27A

as a voltage divider.





FIG. 28A

is a graph of the accumulated voltage between the integration nodes of the integrator of the present invention when integrating a system clock with a fifty percent duty cycle.





FIG. 28B

is a circuit diagram of a phase detector that adds static current sources to the integrator of the present invention to determine the phase of the system clock.





FIG. 28C

is a graph of the voltage between the integration nodes of the circuit of FIG.


28


B.





FIG. 28D

is a circuit diagram of a phase detector that increases the capacitance of a capacitive element of the integrator of the present invention to determine the phase of the system clock.





FIG. 29

is a graph of the transitions between data bits in a multi-PAM system that encodes the voltage levels of two data bits using Gray coding.





FIG. 30

is a circuit diagram of a multi-PAM output driver according to an embodiment of the present invention.





FIG. 31

is a circuit diagram of a multi-PAM output driver according to another embodiment of the present invention.





FIG. 32A

is a graph showing gds distortion.





FIG. 32B

shows the data bits, not in gray code, and the effect of gds distortion on the output voltage of the output driver.





FIG. 32C

shows the data bits in gray code, and the effect of gds distortion on the output voltage of the output driver.





FIG. 33A

is a circuit diagram of a multi-PAM output driver that corrects for gds distortion.





FIG. 33B

is a circuit diagram of an alternate embodiment of a combinational logic circuit of FIG.


33


A.





FIG. 34

is a circuit diagram of circuit to reduce switching noise at an output pin.





FIG. 35

is a circuit diagram of a multi-PAM output driver that corrects for gds distortion as shown in FIG.


33


A and reduces switching noise as shown in FIG.


34


.





FIG. 36

is a circuit diagram of an alternate embodiment of a multi-PAM output driver that corrects for gds distortion.





FIG. 37A

is a circuit diagram of a multi-PAM output driver that corrects for gds distortion and provides current control.





FIG. 37B

is a circuit diagram of a set of stacked transistor pairs of the circuit of FIG.


37


A.





FIG. 38

is a circuit diagram of a current control calibration circuit that sets the current control bits of FIG.


37


A.





FIGS. 39A and 39B

are a flowchart of a method of calibrating the current control bits using the circuit of

FIG. 38

for the output driver of FIG.


37


A.





FIG. 40

is a block diagram of a multi-PAM receiver system.





FIG. 41

is a block diagram of the MSB and LSB receivers of

FIG. 40

that uses a preamplifier to compare an input voltage to a reference voltage for even and odd data.





FIG. 42

is a block diagram of an alternate embodiment of the MSB and LSB receivers of

FIG. 40

that does not use a preamplifier and compares the input voltage to the reference voltage in the integrator for even and odd data.





FIG. 43

is a circuit diagram of a multi-PAM receiver for odd data according to an embodiment of the present invention.





FIG. 44

is a circuit diagram of a preamplifier for the multi-PAM receiver according to another embodiment of the present invention.





FIG. 45A

is a circuit diagram of a NMOS multi-PAM preamplifier according to another embodiment of the present invention;





FIG. 45B

is a circuit diagram of a PMOS multi-PAM preamplifier according to an alternate embodiment of the present invention.





FIG. 46

is a circuit diagram of a 4-PAM preamplifier for the most-significant bit.





FIG. 47

is a circuit diagram of a multi-PAM integrator according to an embodiment of a LSB folded integrator of FIG.


41


.





FIG. 48

is a table showing the correspondence between the input signal voltage levels and the currents in the integrator of FIG.


47


.





FIG. 49

is a circuit diagram of an on-chip multi-PAM reference voltage generator.





FIG. 50

is a circuit diagram of a receiver timing circuit of FIG.


40


.





FIG. 51

is a circuit diagram of a receiver delay generator of FIG.


50


.





FIG. 52A

is a block diagram of a chip using the multi-PAM receiver system of the present invention.





FIG. 52B

is a block diagram of a chip using an alternate embodiment of the multi-PAM receiver system of the present invention.





FIG. 53

is a diagram of a circuit for automatically detecting a multi-PAM mode.





FIG. 54A

is a diagram of an exemplary slave device capable of operating at either 2-PAM or 4-PAM in accordance with an embodiment of the present invention.





FIG. 54B

is a diagram of a data bus operating at 2-PAM using the device of FIG.


54


A.





FIG. 54C

is a diagram of a data bus operating at 4-PAM using the device of FIG.


54


A.





FIG. 55

is a block diagram of a multi-PAM bus system.





FIG. 56

is a flowchart of a method for determining a multi-PAM mode as a function of error rate.





FIG. 57

is a flowchart of a method of error recovery for a multi-PAM system.





FIG. 58

is a block diagram of a signal line of a bidirectional bus that simultaneously transmits signals in both directions that uses the multi-PAM receiver of the present invention.





FIG. 59

is a timing diagram showing the superposition of signals in the bidirectional bus of FIG.


58


.





FIG. 60A

is a diagram of ideal eye-patterns generated while testing a multi-PAM receiver to determine operational limits.





FIG. 60B

is a diagram of a combination of the eye-patterns of FIG.


60


A.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




In

FIG. 6

, a bus


320


interconnects a memory controller


321


and memories


322


. The bus


320


is formed of signal lines


320


-


1


,


320


-


2


that transmit address, data and control signals. Physically, on each integrated circuit


321


,


322


, the address, data and control signals are supplied to and output from external connections, called pins, and the bus


320


interconnects respective pins. The bus


320


may be implemented as traces on a printed circuit board, wires or cables and connectors. Each of these integrated circuits


321


,


322


has bus output driver circuits


323


that connect to the pins to interface with the bus


320


to transmit signals to other ones of the integrated circuits. In particular, the bus output drivers


323


in the memory controller


321


and in the memories


322


transmit data over the bus


320


. Each bus output driver


323


drives a single signal line of the bus


320


. For example, bus output driver


323


-


1


in the memory controller


321


drives bus line


320


-


1


. The bus


320


supports signaling with characteristics that are a function of many factors such as the system clock speed, the bus length, the amount of current that the output drivers can drive, the supply voltages, the spacing and width of the wires or traces making up the bus


320


, the physical layout of the bus itself and the resistance of a terminating resistor Z


0


attached to each bus.




At least a subset of the signal lines connect to pull-up resistors Z


0


that connect to a termination voltage V


TERM


. In some systems, all signal lines connect to pull-up resistors Z


0


that connect to the termination voltage V


TERM


. The termination voltage V


TERM


can be different from the supply voltage V


DD


. In one embodiment, the supply voltage V


DD


is equal to 2.5 volts, the termination voltage V


TERM


is equal to 1.8 volts, the bus voltage for a signal at low level V


OL


is equal to 1.0 volts, and the voltage swing is 0.8 volts. The resistance of the terminating resistors Z


0


is equal to twenty-eight ohms.




The output drivers


323


are designed to drive the bus


320


with a predetermined amount of current; and the bus receivers


324


are designed to receive the signals sent by the bus drivers


323


on the bus


320


. In a device, each bus receiver


324


receives signals from one signal line of the bus


320


. The bus receivers


324


are integrating receivers according to the present invention.




In one embodiment, the memories are random access memories (RAMs). In an alternate embodiment, the memories are read-only memories (ROMs). Alternately, the bus output drivers


323


and bus receivers


324


of the present invention are implemented in other semiconductor devices that use a bus to interconnect various types of integrated circuits such as microprocessors and disk controllers.




In the exemplary memory system of

FIG. 6

, the memory controller


321


supplies an address to the memory


322


-


1


using signal line


320


-


1


to transmit one bit of the address. For simplicity, the other signal lines transmitting the address are not shown. In the memory


322


-


1


, a bus receiver


324


-


3


receives the address bit and passes the received address to a decoder


325


. To receive the entire address, the decoder


325


receives address bits from multiple bus receivers


324


. The decoder


325


generates the signals to access the data stored at a particular row and column of a memory cell array


326


. In response to other control signals from the bus


320


and the decoder


325


, for a read operation, the memory cell array


326


supplies data at the desired address to an input/output (I/O) buffer


327


which supplies the data to the bus


320


via the output driver


323


-


4


. Although data is supplied with multiple signal lines and receivers, for simplicity, only one signal line for supplying data is shown. For a write operation, the memory controller


321


supplies an address which reaches the memory cell array


326


via the decoder


325


as described above. The memory controller


321


also supplies data signals via the output driver


323


-


2


to the bus


320


. The memory


322


-


1


receives the data signals via the receiver


324


-


4


and passes the data to the memory cell array


326


for storage via the I/O buffer


327


.




Although a bus that uses current mode signaling has been described with respect to

FIG. 6

, the apparatus and method of the present invention may be used in any signaling system where it is desirable to distinguish between signals having different voltage levels.





FIG. 7A

illustrates an integrating receiver


330


according to one embodiment of the invention. The integrating receiver


330


has a wide common mode range, a large output voltage swing and low input-to-output latency. In the integrating receiver


330


, a preamplifier


332


, an integrator


334


, and a sense amplifier and latch


336


are connected in series. The preamplifier


332


receives differential input signals V


IN




342


and V


IN













B




344


and generates two pairs of differential output signals, V


PDATA


and V


PDATA













B


, V


NDATA


and V


NDATA













B


,


346


and


348


, respectively. The input signals V


IN




342


and V


IN













B




344


are supplied externally with respect to the device implementing the integrating receiver


330


. In particular, the input signals V


IN




342


and V


IN













B




344


are from a bus and may be control, address or data signals.




The integrator


334


integrates current based on the differential output signals


346


,


348


from the preamplifier


332


and a precharge signal


352


to generate differential integration voltages V


A


, V


B


, V


C


and V


D


at nodes A, B, C and D, respectively. In particular, the integrator


334


integrates the current based on whether one differential input voltage is greater than the other differential input voltage. The differential integration voltages form pairs


354


,


356


as follows: V


A


and V


B


, V


C


and V


D


, respectively. In response to the sense signal


358


, the sense amplifier and latch


336


senses the pairs of differential integration voltages V


A


and V


B




354


, V


C


and V


D




356


, and converts the integration voltages into CMOS outputs V


OUT




360


, V


OUT













B




362


for use in subsequent stages of circuitry.




In one embodiment, each differential input signal V


IN




342


and V


IN













B




344


is provided on a separate signal line of a data bus, e.g., fully differential signaling. However, this doubles the number of signal lines of the data bus, and doubles the number of pins on the device. In another embodiment, a single input signal is provided on a signal line of a bus. In an alternate embodiment, a single-ended signaling scheme is used in which V


IN




342


is received directly from a signal line of the data bus; and, a predetermined reference voltage is supplied to the preamplifier rather than the complement of the input signal V


IN













B




344


.





FIG. 7B

illustrates an alternate embodiment of the integrating receiver of

FIG. 6

that further increases data throughput by integrating during both phases of the system clock.

FIG. 7B

is the same as

FIG. 7A

except for showing two additional integration-sense amp-latch blocks


333


. The integrating receiver of

FIG. 7A

is also discussed below with respect to FIG.


41


.




As discussed above with respect to the circuit of

FIG. 2

, the circuit of

FIG. 7B

operates on opposite or complementary clock edges to sense and latch odd data values and even data values. For example, odd data values are sensed and latched in response to one set of edges of the system clock, and even data values are sensed and latched in response to complementary edges of the one set of edges of the system clock.




As shown in

FIG. 8

, the timing of the integrating receiver


330


reduces the input-to-output latency as compared to the receiver of FIG.


3


A.

FIG. 8

shows the relationship between a system clock


364


, the input signal V


IN




342


, the precharge signal


352


, the sense signal


358


and the integrating receiver output voltage V


OUT


. The timing diagram for V


IN




342


and V


OUT




360


also applies to the complementary signals V


IN













B




344


and V


OUT













B




362


. However, for simplicity, V


IN













B




344


and V


OUT













B




362


are not shown.




The precharge signal


352


defines two phases of activity for the integrator


334


—integrate


372


and precharge


374


. The sense signal


358


defines two phases of activity for the sense amplifier and latch


336


—hold-and-sense


376


and precharge


378


. Two timing events define the boundaries for these phases. The first timing event is the Release of Precharge


380


which starts the integration phase during which the integrator


334


integrates the input signal from the preamplifier


332


. The second timing event is the Activation of Sense


382


for the sense amplifier


336


, which causes the sense amplifier and latch


336


to resolve the differential integration voltages from the integrator


334


and hold the results. The integration phase


372


of the integrator


334


(

FIG. 7

) overlaps the hold-and-sense phase


376


of the sense amplifier


336


(

FIG. 7

) to provide a stable input signal to the sense amplifier and latch


336


(FIG.


7


). Because of the overlap between the hold-and-sense phase


376


and the integration phase


372


, from the perspective of the sense amplifier


336


(FIG.


7


), integration is ended when the sense amplifier


336


(

FIG. 7

) is activated in response to the rising edge of the sense signal


358


, even though the integrator


334


continues to integrate. The output from the sense amplifier and latch


336


, V


OUT




360


and V


OUT













B




362


, is valid shortly after Activation of Sense


382


, thereby reducing the input-to-output latency


384


of the integrating receiver by eliminating the separate hold phase.




The timing of the integrating receiver reduces the input-to-output latency because no timing edges control the flow of the sensed data after the activation of sense


382


. The output voltages, V


OUT




360


and V


OUT













B




362


, are available after the propagation delay (the clock-to-Q delay) of the sense amplifier and latch, where the clock-to-Q delay begins at the activation of sense


382


. In this way, the input-to-output latency of the receiver is reduced. As shown in

FIG. 8

, the input-to-output latency


384


is substantially less than the period of the system clock


364


. Because the input-to-output latency is reduced, the performance of the system can be increased.




In

FIG. 9

, an alternate embodiment of an integrating receiver system


390


of the present invention eliminates the preamplifier


332


of

FIG. 7

, and uses the integrator


334


and the sense amplifier


336


as described above. Rather than receiving input signals from the preamplifier, the integrator


745


receives the input signals V


IN




342


and V


IN













B




344


directly from an external data bus on both differential input pairs


346


,


348


. In other words, the lines receiving differential input signals V


NDATA


and V


PDATA


(

FIG. 7

) now receive input V


IN




342


(FIG.


9


), and the lines receiving differential input signals V


NDATA













B


and V


PDATA













B


(

FIG. 7

) now receive V


IN













B




344


(FIG.


9


). The sense amplifier


336


provides the output of the integrating receiver, V


OUT




360


and V


OUT













B




362


for use by subsequent circuit stages. The timing diagram of

FIG. 8

also applies to the block diagram of FIG.


9


.




By eliminating the preamplifier, the input-to-output latency can be further reduced because precharge can be asserted earlier in the data cycle because the input to the integrator becomes valid earlier. In addition, the integrating receiver


390


has reduced circuit complexity, uses less power, die space is saved and is less expensive than the integrating receiver of FIG.


7


.




Circuits that implement each block of

FIGS. 7 and 9

will now be described.




Preamplifier





FIG. 10

illustrates the preamplifier of

FIG. 7

, according to one embodiment of the present invention. The preamplifier


332


A improves the operation of the integrating receiver by reducing its sensitivity to asymmetries in the input voltage swing by supplying conditioned signals to the integrator based on the input signal. Asymmetric swings in the integrator input voltage can cause errors in the output voltage and timing. The preamplifier


332


A allows the voltage swing of the input signal to be reduced while maintaining saturated integrator operation for a given integration current and integration capacitance as the preamplifier


332


A provides some gain. As a further advantage, the preamplifier


332


A helps to ensure that the inputs to the integrator have a common mode voltage sufficient to maintain saturated current steering as well as current source saturation in the integrator. Fully saturated current steering improves the gain of the integrator.




In single ended signaling schemes, in which one input is a fixed voltage reference rather than the complement of the input signal, the preamplifier


332


A reduces timing offsets because the preamplifier


332


A provides “pseudo-differential” output signals in which the outputs appear to be differential. As defined above, the common mode of two signals is the average value of the two signals. The common mode of the pseudo-differential output signals changes for single-ended signaling schemes. In contrast, the common mode for differential signaling using V


IN




342


and V


IN













B




344


remains substantially unchanged. Using a preamplifier in a single-ended signaling scheme provides output signals that more closely approximate differential output signals and therefore reduces the effect of common mode.




In

FIG. 10

, the preamplifier


332


A receives external input signals V


IN


and V


IN













B


,


342


and


344


. The preamplifier


332


A has two amplifier sections, the p-section


402


and the n-section


404


. Each amplifier section


402


,


404


receives both input signals V


IN


and V


IN













B


,


342


and


344


, respectively. The p-section


402


provides differential outputs V


PDATA




346


-


1


and V


PDATA






—B




. The n-section


404


provides differential outputs V


NDATA




348


-


1


and V


NDATA






—B






348


-


2


.




In the p-section


402


, a p-section amplifier


406


includes a differential PMOS pair which differentially receives input signals V


IN




342


and V


IN













B




344


. The differential PMOS pair includes PMOS transistors


408


and


410


. A PMOS current source


412


is coupled between the sources of the transistors of the PMOS pair


406


and the supply voltage V


DD


. The PMOS current source


412


is a PMOS transistor


414


that is responsive to a PMOS bias voltage V


BIASP


which determines a PMOS bias current I


BIASP


.




NMOS load transistors


416


,


418


are coupled between the drains of the PMOS transistors of the PMOS pair


408


,


410


, respectively, and ground. The gate of each NMOS load transistor


414


,


416


is connected to the supply voltage V


DD


, so that the NMOS load transistors


414


,


415


operate in the linear region as resistors. Alternately, resistors may be used. The differential output of the p-section amplifier, V


PDATA




346


-


1


and V


PDATA













B




346


-


2


is supplied by the drains of the transistors of the PMOS pair


408


,


410


. Preferably, during operation of the p-section amplifier


402


, the common mode voltage of the input signals V


IN




342


, V


IN













B




344


is low with respect to V


DD


, e.g., between ground and V


DD


/2.




In an n-section amplifier


422


, a differential NMOS pair of NMOS transistors


424


,


426


differentially receives the input signals V


IN




342


and V


IN













B




344


. An NMOS current source


428


is coupled between the sources of the pair of NMOS transistors


424


,


426


and circuit ground. The NMOS current source


428


is an NMOS transistor


430


that is responsive to an NMOS bias voltage V


BIASN


which determines an NMOS bias current I


BIASN


. PMOS load transistors


432


,


434


are coupled between the drains of the NMOS transistors of the differential NMOS pair


424


,


426


, respectively, and ground and operate in the linear region. The gate of each PMOS load transistor


432


,


434


is connected to ground. The outputs, V


NDATA




348


-


1


and V


NDATA













B




348


-


2


, of the n-section amplifier


404


are supplied by the drains of the transistors of the NMOS pair


424


,


426


. Preferably, during operation of the n-section amplifier


404


, the common mode voltage of the input signals V


IN




342


, V


IN













B




344


is high with respect to ground, e.g., between ((V


DD


/2) and V


DD


.




Using two differential amplifier sections


402


,


404


results in a preamplifier capable of handling a wide range of input common mode voltages at least equal to a range between the supply voltages, V


DD


and ground. The bias voltages V


BIASP


and V


BIASN


are selected to operate the current source transistors in saturation and provide a common mode range between zero (circuit ground) and the supply voltage V


DD


. Alternately, to select input voltage thresholds, the bias voltages can be selected to not operate either one of or both the current source transistors in saturation. In another alternate embodiment, the bias voltages are adjusted during operation to dynamically change the common mode range.




Integrator




As shown in

FIG. 11A

, in one embodiment, the present invention provides an integrator


334


A with a wide common mode range and a large output voltage swing. The integrator


334


A generates differential output voltages, V


A


and V


B


, V


C


and V


D


, that are proportional to a predetermined amount of integration current I, rather than the input voltage. In response to the voltage of the input signal V


IN




342


, first and second current steering circuits


432


,


434


, steer the predetermined integration current to charge or discharge a pair of capacitive elements


436


,


438


which are connected back-to-back. In particular, the current steering circuits


432


,


434


charge and discharge the nodes


436


A and


436


B, and


438


A and


438


B of the capacitive elements


436


,


438


, respectively, via the first and second integrator current sources


439


,


440


, respectively.




As will be seen below, because the first current steering circuit


432


is implemented with PMOS transistors, and the second current steering circuit


434


is implemented with NMOS transistors, the integrator


334


has a wide common mode range, and is, therefore, applicable to a broader range of transmitted data. In addition, by integrating on both sides of the capacitive elements


436


,


438


, the invention provides a larger output voltage swing and thus a larger voltage gain than is obtained when one side of the capacitive elements


436


,


438


is connected to a fixed voltage in a conventional configuration. Because either one of the current steering circuits


432


,


434


may integrate the back-to-back capacitive elements


436


,


438


, the integrator


334


is also less sensitive to asymmetry of the input signal if the voltage of the input signal V


IN




342


is outside a range that activates one of the current steering circuits.




The integrator


334


will next be explained with respect to the circuit diagrams of FIG.


11


B and

FIG. 11C

, and then will be explained in more detail with respect to the circuit diagram of FIG.


12


. The integrators


334


A and


334


B of

FIGS. 11A and 11B

, respectively, correspond to the integrator


334


of FIG.


9


.




In

FIG. 11B

, the integrator


334


A of

FIG. 11A

is shown in more detail. The integrator


334


B directly receives the differential input signals V


IN




342


and V


IN













B




344


, and outputs two pairs of differential voltages V


A


and V


B


, V


C


and V


D


. The first current steering circuit


432


includes a pair of PMOS transistors


442


,


444


; and the second current steering circuit


434


includes a pair of NMOS transistors


446


,


448


. The current steering circuits


432


,


434


receive the input signals V


IN




342


and V


IN













B




344


. The first integrator current source


439


is coupled between the sources of the PMOS transistors


442


,


444


and the supply voltage V


DD


, and supplies a current I


INT1


. The second integrator current source


440


is coupled between the sources of the NMOS transistors


446


,


448


and ground, and sinks an amount of current I


INT2


. Preferably the amount of current I


INT1


from the first integrator current source


439


is the same as the amount of current I


INT2


from the second integrator current source


440


. The first capacitive element C


1




436


is connected between the drain of PMOS transistor


442


and the drain of NMOS transistor


446


. The drain of the PMOS transistor


442


is Node A


354


-


1


and outputs voltage V


A


. The drain of NMOS transistor


446


is Node C


356


-


1


and outputs voltage V


C


. A second capacitive element C


2




438


is connected between the drain of PMOS transistor


444


and the drain of NMOS transistor


448


. The drain of the PMOS transistor


444


is Node B


354


-


2


and outputs voltage V


B


. The drain of NMOS transistor


448


is Node D


356


-


2


and outputs voltage V


D


.




The timing diagram of

FIG. 8

applies to this integrator circuit


334


. As discussed above, the integrating activity has two phases, Integrate and Precharge as defined by the precharge signal.




A precharge circuit


460


is coupled to output nodes A, B, C and D. In an A-B precharge circuit


462


, a pair of NMOS transistors


464


,


466


are coupled to nodes A and B, respectively. To precharge nodes A and B when the precharge signal is high, the NMOS transistors


464


,


466


pull output nodes A and B to ground. Therefore the voltages V


A


and V


B


will be precharged to the circuit ground. In a C-D precharge circuit


470


, a pair of PMOS transistors


472


,


474


are coupled to output nodes C and D, respectively. When the complement of the precharge signal, Precharge_B


476


, is low, the PMOS transistors


472


,


474


pull output nodes C and D to the supply voltage V


DD


; therefore the voltages V


C


and V


D


will be precharged to the supply voltage V


DD


.




In the current steering circuits


432


,


434


, complete steering of the input transistors


442


-


448


ensures that the integrator's output voltage will be directly proportional to the polarity of the differential input voltages during the integration interval, rather than being directly proportional to the amplitude of the differential input voltages. During operation, the input transistors may not be fully steered; and the common mode of the input voltages affects the steering of the input transistors. The input voltages V


IN


and V


IN













B


have three common mode ranges, and each common mode range has a different effect on the integrator


334


. The common mode ranges will be described with respect to input signal V


IN


, but also apply to the complementary input signal V


IN













B


. For input signal V


IN


, the first range of common mode voltages is that range near ground which activates PMOS transistor pair


442


,


444


, but is not sufficiently high to appreciably activate NMOS transistor pair


446


,


448


. In this first range of common mode voltages, the second integrator current source


440


may not be operating in the saturation region and this may provide less current.




The second range of common mode voltages is that range near the supply voltage which activates the NMOS transistor


446


but is not sufficiently low to appreciably activate the PMOS transistor


442


. In this second range of common mode voltages, the first integrator current source


440


may be unable to supply the integration current I


INT1


.




The third range of voltages is a middle range in which both the NMOS and PMOS transistors


446


,


442


, respectively, are activated, and each current source


439


,


440


supplies its respective amount of current. In this third range, the respective nodes


436


A and


436




b


of the capacitive element


436


are charged with current I


INT1


and discharged with current I


INT2


.




The output of the integrator


334


is the voltage difference between node A and node B added to the voltage difference between nodes C and D. In other words, the output of the integrator


334


can be defined by the following relationship:






(


V




A




−V




B


)+(


V




C




−V




D


).






The integrator


334


B of the present invention outputs a differential voltage between at least two pairs of nodes and uses at least two current sources. By contrast the prior art integrator discussed above with reference to

FIG. 4

outputs a differential voltage between only one pair of nodes and uses one current source. The integrator


334


B of the present invention also has at least one pair of transistors that are active in any range of common mode voltages. Preferably, the integrator


334


B operates in the third range of common mode voltages in which both current sources charge and discharge the respective nodes of the capacitive elements to increase the gain of the integrator and improve voltage sensitivity.




The amplitude of the differential input voltage swing, vDM=(V


IN


−V


IN













B


), is another factor considered in the operation of the integrator. Ideally, the integrator


334


operates based on the polarity of the differential input voltage; and, the magnitude of the differential input voltage swing vDM does not affect the operation of the integrator


334


. However, in practice, the magnitude of the differential input voltage vDM affects the operation of the integrator


334


. If the magnitude of the differential input swing vDM is not sufficiently large, the input transistor pairs


442


,


444


,


446


and


448


will not be fully steered and will not act like perfect switches in steering the full amount of current to or from its respective integration node.




Placing the first capacitive element


436


between nodes A and C and the second capacitive element


438


between nodes B and D improves the effective circuit gain in the third or middle range of voltages. The first capacitive element


436


has capacitance C


1


and the second capacitive element


438


has capacitance C


2


. Preferably the first and second capacitive elements have the same capacitance.




The circuit gain G of the integrator


334


B is defined as the current I divided by the differential input voltage vDM (i.e., I/(vDM)). The ratio of the circuit gain G to the integration capacitance C, or G/C, is another parameter considered in the integrator operation. The output voltage of the integrator


334


B is directly proportional to the circuit gain G and the ratio G/C. The larger the circuit gain and the ratio G/C, the larger the output voltage that is presented to the sense amplifier while maintaining the input transistor pairs in saturation for a given charging or discharging current (I


INT-1


, I


INT-2


) and capacitance (C


1


, C


2


). When the input pairs


442


,


444


, and


446


,


448


are in switched with large ΔV, the ratio G/C approaches the value







2

I

C










for the circuit of

FIG. 11A

, where the current I


INT1


is equal to the current I


INT2


with value I, and that current I from the current sources flows to a single capacitor at any time, i.e., perfect switching.




In the circuit of

FIG. 11B

, the value of the ratio G/C approaches that of perfect switching because the effects of imperfect switching are substantially reduced. During imperfect switching, the portion of integration current not steered to the intended capacitive element is used to charge the other capacitive element. For example, if 0.6I rather than I flows through transistor


442


and capacitive element


436


, then 0.4I would flow through transistor


444


and to capacitive element


438


. In other words, the portion of current not flowing into capacitive element


436


is used to charge capacitive element


438


. Similarly, if 0.6I flows through transistor


448


from capacitive element


438


, then 0.4I flows through transistor


446


from capacitive element


436


. In other words, the portion of current not flowing from capacitive element


438


is used to discharge capacitive element


436


. Therefore, the charging current for each capacitive element approaches I to maximize the ratio G/C.




Parasitic capacitance Cp, represented by capacitors


482


,


484


,


486


and


488


, on the integration nodes A, B, C and D, respectively, reduces the value of the ratio G/C from the ideal value because the current intended to charge the respective capacitive element is also used to charge or discharge the parasitic capacitance on those nodes.




In an alternate embodiment shown in

FIG. 11C

, the integrator


334


B of

FIG. 11B

is modified to operate with the preamplifier of FIG.


10


. Because the integrator


334


C of

FIG. 11C

is used with the preamplifier, the common mode range of the integrator


334


C is improved. The integrator


334


C receives two pairs of differential output signals V


PDATA


and V


PDATA













B


, and V


NDATA


and V


NDATA













B


from the preamplifier. PMOS input transistors


442


and


444


receive V


PDATA


and V


PDATA













B


, and NMOS input transistors


446


and


448


receive V


NDATA


and V


NDATA













B


, respectively.




In

FIG. 12

, another embodiment of the integrator


334


D of the present invention compensates for the effects of parasitic capacitance. The integrator


334


D receives the two pairs of differential output voltages from the preamplifier, V


PDATA


and V


PDATA













B


, V


NDATA


and V


NDATA













B


, and outputs two pairs of differential voltages V


A


and V


B


, V


C


and V


D


. In the integrator


334


, a first current steering circuit includes a first input differential pair of PMOS transistors


502


and


504


, and a second current steering circuit includes a second input differential pair of NMOS transistors


506


and


508


. The input signals to the PMOS transistors


502


and


504


are V


PDATA


and V


PDATA













B


, respectively. The input signals to the NMOS transistors


506


and


508


are V


NDATA


and V


NDATA













B


, respectively. The first and second current steering circuits were described above. The implementation of the first and second integrator current sources,


439


and


440


, with a PMOS and NMOS transistor,


512


and


514


, and bias voltages, V


BIASP-I


and V


BIASN-I


, respectively, was also described above.




The gate to drain capacitance of the input transistors


502


-


508


(device overlap capacitance) causes the input signals to couple across the gates to the drains of the input transistors


502


-


508


and thus into the nodes A and B, and C and D. To compensate for the effects of gate to drain capacitance, first and second compensating current steering circuits


520


,


521


, respectively, are added to inject matching error currents into the nodes A, B, C and D.




The first compensating current


520


steering circuit includes a pair of PMOS transistors


522


and


524


; and the second compensating


521


current steering circuit includes a pair of NMOS transistors


526


and


526


. The first and second compensating current steering circuits


520


,


521


also receive the input signals, V


PDATA


and V


PDATA













B


, and V


NDATA


and V


NDATA













B


, respectively. The PMOS transistors


522


and


524


steer current from a first compensating current source


530


, while the NMOS transistors


526


and


528


steer current from a second compensating current source


532


. The first and second compensating current sources


530


and


532


include transistors


534


and


536


which are biased by bias voltages V


BIASP-I


and V


BIASN-I


, respectively. The first and second compensating current sources


530


and


532


supply a much smaller amount of current I


C


than the integration current sources


439


and


440


, respectively.




In the first compensating current steering circuit


520


, the drains of the input transistors


522


and


524


are connected to nodes B and A, respectively. In other words, the drains of transistors


522


and


524


are connected in a manner opposite to the drains of the input transistors


502


and


504


, respectively. In the second compensating current steering circuit


521


, the drains of the other pair of input transistors


526


and


528


are connected to nodes D and C, respectively. In other words, the drains of transistors


526


and


528


are connected in a manner opposite to the drains of the input transistors


506


and


508


, respectively. Connecting the drains of the input transistors of the respective compensating current steering circuit in the opposite manner to that of the current steering circuit causes the compensating current steering circuit to cancel the charge injected via the gate to drain overlap capacitance.




Parasitic capacitance on nodes ptail and ntail also causes an error by generating an erroneous charge that is injected onto one of the nodes. The compensating current steering circuits


520


,


521


also provide a sufficient matching tail capacitance to charge the opposite node to substantially cancel the error from this parasitic capacitance.




The integrator


334


D also includes capacitive elements


436


and


438


. The capacitive elements


436


,


438


are the same, and the following description of capacitive element


436


also applies to capacitive element


438


. The capacitive element


436


includes a p-element C


1




540


connected in parallel to an n-element C


2




542


. The p-element


540


is a PMOS device with its source and drain shorted together. The n-element


542


is an NMOS device with its source and drain shorted together.




A first precharge circuit


560


precharges nodes A, B, C and D as described above with respect to

FIG. 8

, in response to the precharge signal. In the precharge circuit


560


, equalizing transistors


562


,


564


are used to ensure that the respective nodes are precharged to the same potential. Precharge transistors


566


-


572


precharge nodes A, B, C, and D as described above with respect to FIG.


11


B.




The timing diagram of

FIG. 8

also applies to the integrator


334


D of FIG.


12


. When precharge is active, the precharge circuit


560


sets nodes A and B at the ground potential and nodes C and D to the supply voltage V


DD


. During the integration interval, the precharge circuit


560


is inactive and the capacitive elements


436


and


438


are charged and discharged accordingly. The integrator of

FIG. 12

has also two differential output voltages. The first differential output voltage, V


A


−V


B


, is supplied by nodes A and B and the second differential output voltage, V


C


−V


D


, is supplied by nodes C and D. Combining the first and second differential output voltages provides the total output voltage of the integrator as described in the following relationship:






(


V




A




−V




B


)+(


V




C




−V




D


).






In an alternate embodiment, the integrator


334


D of

FIG. 12

receives the inputs V


IN


and V


IN













B


from the data bus directly without the use of the preamplifier. In this way, the preamplifier can be eliminated to save power, reduce die size and reduce the input-to-output latency. To do so, V


IN


is received rather than V


PDATA


and V


NDATA


at transistors


502


and


506


; and V


IN













B


is received rather than V


PDATA













B


and V


NDATA













B


at transistors


504


and


508


. In another alternate embodiment, a reference voltage is supplied to the integrator


334


D, rather than the complementary input signal V


IN













B


.




Referring to

FIG. 13

, an alternate embodiment of an integrator


334


E receives the differential data signals V


IN


and V


IN













B


and outputs one pair of differential signals V


A


and V


B


. The integrator


334


E of

FIG. 13

is another alternate embodiment of the integrator


334


of FIG.


9


. In the integrator


334


E, a current steering circuit includes transistors


442


,


444


,


446


and


448


. The current steering circuits of

FIG. 13

operate in the same manner as the current steering circuits of FIG.


11


B and will not be further described. The integrator current sources


439


and


440


supply the integration current I to the current steering circuit. Unlike the integrator


334


B of

FIG. 11B

, the integration node pairs, A and C, and B and D, are connected to respective nodes


436


A and


438


A of the capacitive elements to provide one pair of integration nodes, A and B, respectively. Each capacitive element


436


,


438


is connected between an integration node and ground. In one embodiment, the capacitive elements


436


,


438


are capacitors. Alternately, the capacitive elements


436


,


438


are implemented with transistors as in FIG.


12


. The timing diagram of

FIG. 8

also applies to the integrator


334


E of FIG.


13


.




An equalizing precharge transistor


580


is coupled between the integration nodes A and B. When the precharge signal is high, the equalizing precharge transistor


580


becomes active and equalizes the output voltages V


A


and V


B


, ideally to a level equal to half the supply voltage,








V
DD

2

.










When a negative differential input voltage vDM, where vDM is equal to V


IN


−V


IN













B


, sufficient to fully steer the current of the first and second input pairs,


442


-


44


,


446


-


448


, is received, capacitive element


436


is charged with current I and capacitive element


438


is discharged with current I. The differential output voltage V


A


−V


B


is defined by the following relationship:








V




A




−V




B


=(2


I/C


)·(Integration Time).






When the differential input voltage vDM is not sufficiently large to operate the input transistors in saturation and fully steer the current I from the current source into one or the other of the integration nodes A and B (partial steering), the differential output voltage V


A


−V


B


is reduced. For example, if the differential input voltage vDM is such that an amount of current equal to 0.6I flows through transistor


442


, an amount of current equal to 0.4I flows through transistor


444


, an amount of current equal to 0.6I flows through transistor


448


, an amount of current equal to 0.4I flows through transistor


446


, and assuming all input transistors are matched, then the differential output voltage, V


A


−V


B


, is defined by the following relationship:








V




A




−V




B


=((0.6−0.4)+(0.6−0.4))·(


I/C


)·(Integration Time)






The effects of partial steering on the differential output voltage of the circuit of

FIG. 13

is substantially reduced in comparison to the circuits of

FIGS. 11A

,


11


B,


11


C and


12


. In addition, the integrator of

FIG. 13

precharges the integration nodes A and B to a voltage equal to one-half of the supply voltage V


DD


, and does not allow for the voltage levels provided by precharging the integration nodes to ground and the supply voltage.




In an alternate embodiment, the integrator


334


E of

FIG. 13

is modified to receive two pairs of differential output signals V


PDATA


and V


PDATA













B


, and V


NDATA


and V


NDATA













B


from the preamplifier of FIG.


10


. PMOS input transistors


442


and


444


receive V


PDATA


and V


PDATA













B


, and NMOS input transistors


446


and


448


receive V


NDATA


and V


NDATA













B


, respectively.




Sense Amplifier




In

FIG. 14A

, in one embodiment of the sense amplifier and latch circuit


335


of

FIGS. 7 and 9

, a sense amplifier and latch circuit


336


A that consumes a low amount of static power is shown. In the sense amplifier and latch circuit


336


A, a sense amplifier


600


A operates in accordance with the timing diagram of

FIG. 8

, described above, using the Sense and Sense_B signals,


358


and


602


, respectively.




When the Sense_B signal


602


is high and the Sense signal


358


is low, NMOS pass transistors


604


and


606


and PMOS pass transistors


608


and


610


, become active and allow the received differential input voltages V


A


and V


B


, V


C


and V


D


, respectively, to flow into the sense amplifier circuitry


600


. A first differential input pair of PMOS transistors


612


,


614


receives the differential input voltages V


A


and V


B


from the NMOS pass transistors


604


,


608


, respectively. The sources of the PMOS transistors


612


and


614


of this first PMOS input pair are connected to the supply voltage. When Sense_B is low, PMOS transistors


616


,


618


help to charge the drains of the first PMOS input transistor pair


612


,


614


to the supply voltage. When Sense_B is high, PMOS transistors


616


,


618


are inactive.




A cross-coupled pair of PMOS transistors


620


,


622


, acts as a latch and couples the differential PMOS pair


612


,


614


to the sense amplifier output nodes, sData_B and sData, respectively. The drain of PMOS transistor


612


is coupled to a sense amplifier output node sData_B via PMOS transistor


620


. The drain of PMOS transistor


614


is coupled to another output node of the sense amplifier, sData, via PMOS transistor


622


. The gate of PMOS transistor


620


is coupled to output node sData and the gate of PMOS transistor


622


is coupled to output node sData_B. The output nodes sData and SDataB are precharged to the supply voltage when the Sense signal is low by PMOS transistors


624


and


626


, respectively.




A second differential input pair, NMOS transistors


628


,


630


receives the voltages V


C


and V


D


from the PMOS pass transistors


608


,


610


, respectively. The sources of the transistors


628


,


630


of the second input pair are connected to NMOS transistor


632


at the node labeled as “tail” which drives the voltage on the sources to ground when the Sense signal is high. When the sense signal is low, NMOS transistor


632


is inactive.




Another cross-coupled transistor pair


634


,


636


, acts as a latch and couples the second differential input pair


628


,


630


to the sense amplifier output nodes, sData_B and sData, respectively. The drain of input NMOS transistor


628


is coupled to the output node sData_B via NMOS transistor


634


and the drain of input NMOS transistor


630


is coupled to the output node sData via NMOS transistor


636


. The gate of transistor


634


is coupled to output node sData and the gate of pass transistor


636


is coupled to output node sData_B.




When the Sense signal


358


is high, NMOS transistors


638


,


640


help to discharge the drains of the transistors of second input pair


628


,


630


, respectively. When the Sense signal


358


is low, NMOS transistors


638


and


640


are inactive.




During operation when the Sense signal


358


is low, the first and second differential input pairs,


612


and


614


,


628


and


630


, respectively, do not provide a path for current to flow from the supply voltage to ground. During this time the sense amplifier


600


follows the voltages V


A


, V


B


, V


C


and V


D


supplied at the inputs to the first and second differential input pairs


612


and


614


,


628


and


630


, respectively.




When the Sense signal transitions high, pass transistors


604


-


610


become inactive. The NMOS transistor


632


becomes active and couples the tail node to ground so that current can flow through the sense amplifier


600


A for a short time, thereby activating the sense amplifier


600


A. During this time the sense amplifier


600


A determines the output voltages V


S


and V


S













B


on output nodes sData and sData_B, respectively, according to the state of the input voltages V


A


, V


B


, V


C


and V


D


at the time that the Sense signal


358


transitioned high. When the common mode of the input signals is out of range, PMOS transistors


616


,


618


supply current to the drains of the first input pair


612


,


614


and NMOS transistors


638


,


640


draw current from the drains of the second input pair


628


,


630


, respectively.




For example, when the input voltage V


C


is greater than input voltage V


D


, the NMOS input pair


628


,


630


removes more current from output node sData_B than from output node sData, thereby pulling the voltage V


S













B


on node sData_B to ground faster than the voltage Vs on node sData. When the input voltage V


A


is greater than the input voltage V


B


, the PMOS input pair


612


,


614


, supplies more current to output node sData than to output node sData_B. This tends to pull the voltage V


S


on node sData towards the supply voltage faster than the voltage V


S













B


on node. While current flows from the supply voltage through NMOS transistor


632


to ground, the cross-coupled transistors


620


,


622


,


634


,


636


will cause the voltage V


S













B


on node sData_B to transition to ground and the voltage V


S


on node sData to transition to the supply voltage. As the voltage V


S













B


on node sData_B decreases, PMOS transistor


622


sources an increasing amount of current and increases the voltage V


S


on the node sData. As the voltage V


S


on node sData increases, NMOS transistor


634


sinks an increasing amount of current and pulls the voltage V


S













B


on node sData_B node to ground. The output voltages V


S


and V


S













B


on nodes sData and sData_B stabilize rapidly and the cross-coupled pairs


620


and


622


,


634


and


636


latch the state of V


S


and V


S













B


and block the flow of current through the circuit from the supply voltage to ground. Therefore, the sense amplifier


600


A again consumes a low amount of dynamic power, and little or no static power. The voltages V


A


, V


B


, V


C


and V


D


applied to the gates of the input transistors


612


,


614


,


628


,


630


are not affected by the operation of the sense amplifier


600


which allows the differential pairs


612


,


614


,


628


,


630


to operate properly during the sense operation.




In an alternate embodiment, the sense amplifier


600


A does not include NMOS transistors


638


and


640


, and PMOS transistors


616


and


618


. The transistors


616


and


618


, and


638


and


640


, provide alternate paths for current to flow from the supply voltage to ground, respectively, when the input transistors


612


and


614


, and


628


and


630


do not provide such a path. An input pair of transistors,


612


and


614


, and


628


and


630


, does not provide a path for current to flow when operated outside its common mode range.




Latch




In

FIG. 14A

, a latch circuit


650


A receives and stores the output of the sense amplifier


600


A. A first pair of inverters


652


,


654


receive the voltages V


S


and V


S













B


from the output nodes sData and sData_B, respectively from the sense amplifier


600


A. A differential input pair of NMOS transistors


656


,


658


receives the outputs of the first pair of inverters


654


,


652


, respectively. The sources of the transistors of the NMOS input pair


656


,


658


are connected to circuit ground and the drains are coupled to a pair of cross-coupled transistors


660


,


662


which act as a latch to store the state of the output voltages V


S


and V


S













B


from the sense amplifier


600


A to provide the latch outputs. To form the cross-coupled pair, the PMOS transistor


660


is coupled between the drain of input transistor


656


and the supply voltage and PMOS transistor


662


is coupled between the drain of input transistor


658


and the supply voltage. The gate of PMOS transistor


660


is coupled to the drain of input transistor


658


and the gate of PMOS transistor


662


is coupled to the drain of input transistor


656


. Inverters


664


,


666


connect to the output of the cross-coupled pair


660


,


662


to generate the latch output voltages, V


OUT


and V


OUT






—B




, respectively.




The latch


650


A stores the state of the voltages V


S


and V


S













B


on nodes sData and sData_B when one of the voltages V


S


or V


S













B


is low. When one of the inverters of the first pair of inverters


652


,


654


receives a low logic signal, that inverter drives the gate of the corresponding NMOS input transistor high causing the latch to change states if the previous state of the latch was opposite to the current state of the latch. For example, when V


S


at node sData is high and V


S













B


at node sData_B is low, inverter


654


drives the gate of NMOS transistor


656


high which causes node lData_B to transition low and the latch output V


OUT


to transition high. When node lData_B is low, PMOS transistor


662


is active and node lData is pulled high. The operation of the latch


650


A is not affected when the sense amplifier is precharged because, during precharge, the voltages output by the sense amplifier V


S


and V


S













B


are pulled high.




Referring to

FIGS. 10

,


12


and


14


A, the operation of the integrating receiver system of

FIG. 7

will now be described using the preamplifier of

FIG. 10

, the integrator of FIG.


12


and the sense amplifier and latch of FIG.


14


A.




The preamplifier


332


A continuously receives the external input signals V


IN




342


and V


IN













B




344


and continuously provides two pairs of differential output voltages, V


PDATA




346


-


1


and V


PDATA













B




346


-


2


, and V


NDATA




348


-


1


and V


NDATA













B




348


-


2


, to the integrator


334


.




Referring also to

FIG. 8

, the integrator


334


operates with two phases, Integrate and Precharge according to the Precharge signal


352


. During the Precharge phase, the integrator


334


precharges the voltages V


A


and V


B


at output nodes A and B, respectively, to ground, and precharges the voltages V


C


and V


D


at output nodes C and D, respectively, to the supply voltage. The integrator output nodes A and B are coupled to the A and B inputs of sense amplifier


600


and integrator nodes C and D are coupled to the C and D inputs of sense amplifier


600


. The sense amplifier


600


A operates in response to the Sense signal


358


of FIG.


8


. While the integrator


334


and sense amplifier


600


A are in their respective precharge phases, the sense amplifier


600


A receives the voltages V


A


and V


B


which are at a ground potential on it's A and B nodes, respectively, and receives the voltages V


C


and V


D


which are at a supply voltage potential on its C and D nodes, respectively. The pass transistors


604


-


610


of the sense amplifier


600


A couple the voltages V


A


, V


B


, V


C


and V


D


to the gates of the differential input transistors


612


,


614


,


628


,


630


of the sense amplifier


600


A, thus precharging internal nodes of the sense amplifier. The output voltages V


S


and V


S













B


of the sense amplifier


600


A are held at the supply voltage by the precharge transistors


624


,


626


, and are equalized by an equalizing transistor


627


. During precharge, the latch


650


A stores the previous state output of the sense amplifier


600


A and the output voltages V


OUT


and V


OUT













B


remain unchanged.




The start of a new cycle begins with the Release of Precharge which begins the Integrate phase of the integrator


334


(FIG.


12


). During this time integration nodes A, B, C, D are released from their precharged voltages and begin to change or discharge according to the polarity of input signals from the preamplifier V


PDATA


, V


PDATA













B


, V


NDATA


and V


NDATA













B


and integrating current I


INT


, and the capacitance of the integrator


334


. When the input voltage to the preamplifier V


IN


is less than V


IN













B


, the output of the preamplifier V


PDATA


has a lower voltage than V


PDATA













B


and V


NDATA


has a lower voltage than V


NDATA













B


. The voltages V


PDATA


, V


PDATA













B


, V


NDATA


and V


NDATA













B


are supplied to the integrator


334


causing the voltage V


A


at node A to increase from the precharged ground potential and the voltage V


D


at node D to decrease from the precharged supply voltage. During the Integrate time but before the Activation of Sense, the Sense amplifier


600


follows the voltages V


A


, V


B


, V


C


and V


D


at nodes A, B, C and D, respectively. After a predetermined integration time, the Activation of Sense event occurs, which prevents the sense amplifier


600


from following the voltages V


A


, V


B


, V


C


and V


D


and causes the sense amplifier


600


A to generate output voltages V


S


and V


S













B


which represent the state of the voltages present on the input transistor pairs of the sense amplifier at the time the Activation of Sense event occurred. For example, the voltage V


S


at node sData becomes a logical one and voltage V


S













B


at node sData_B becomes a logical zero. A short time after the sense amplifier


600


A determines the logical state of its outputs, latch


650


changes state, if necessary, to cause output the voltage V


OUT


as a logical one and V


OUT













B


as a logical zero.




A short time after the Activation of Sense event, the integration nodes A, B, C and D are precharged for the next cycle, and slightly before the end of the cycle the sense amplifier


600


A returns to its sampling state to prepare for the next cycle. The inputs to the differential input pairs of the sense amplifier


600


A are also precharged through their respective pass gate transistors during this time.




The latch


650


thus outputs voltages V


OUT


and V


OUT













B


representing a CMOS equivalent of the polarity of input signals, V


IN


and V


IN













B


, shortly after the Activation of Sense event. The input-to-output latency


384


of this integrating receiver is approximately equal to the time between the Release of Precharge


380


and Activation of Sense


384


plus the time from Activation of Sense to sense amplifier and latch output


383


.




Alternate Embodiment of the Sense Amplifier and Latch




In

FIG. 14B

, in another embodiment of the sense amplifier and latch


336


of

FIGS. 7 and 9

, a sense amplifier and latch


336


B consumes even less static power than the sense amplifier and latch


336


A of FIG.


14


A. The circuit of

FIG. 14B

is similar to the circuit of FIG.


14


A and the differences will be described. In a sense amplifier


600


B, PMOS transistors


618


and


618


(FIG.


14


A), and NMOS transistors


638


and


640


(

FIG. 14A

) are not used. The precharge transistors


624


and


626


(

FIG. 14A

) are also removed. Removing the precharge transistors further reduces the amount of static power consumed. The equalizing transistor


627


(

FIG. 14B

) is also removed. In the sense amplifier


600


B, a differential pair of equalizing transistors


627




a


and


627




b


is placed between the sData and sData_B nodes. When the sense and senseb signals are not active, the transistors


627




a


and


627




b


are active and cause the sData and sData_B signals to have the same voltage. When the sense and sense_b signals become active, the transistors


627




a


and


627




b


become inactive and allow the V


S













B


and V


S













B


signals on the sData and sData_B nodes, respectively, to transition to the sensed voltages.




In the latch


650


, when the V


S


and V


S













B


signals on the sData and sData_B nodes are equalized, the latch


650


does not change state. When the V


S


and V


S













B


signals on the sData and sData_B nodes are not equalized, the latch


650


can change state in response to the V


S













B


and V


S













B


signals. For example, the V


S


and V


S













B


signals transition between high and a low, respectively, when the voltage difference between the V


S


and V


S













B


signals is equal to an NMOS threshold voltage of V


T


. NMOS transistor


653


becomes active and provides a low voltage level to the cross-coupled inverters


655


and


657


which act as a latch; and, NMOS transistor


659


becomes inactive. In response to the low voltage level of the V


S













B


signal, inverter


655


outputs a high voltage level, and inverter


657


outputs a low voltage level to latch the state of the the V


S


and V


S













B


signals. Driver inverters


664


and


666


output a low and high voltage level, respectively.




Alternate Embodiment: A Preamplifier and Integrating Sense Amplifier




In

FIG. 15

, in another alternate embodiment of an integrating receiver, a sense amplifier


680


performs the integration function by incorporating capacitive elements


436


and


438


. In this embodiment, the preamplifier


332


A is coupled to a sense amplifier


680


rather than the integrator stage described above with reference to FIG.


7


. The sense amplifier


680


is a modified version of the sense amplifiers


600


A and


600


B of

FIGS. 14A and 14B

, respectively. The A and B nodes of the sense amplifier


680


receive the preamplifier outputs V


PDATA




346


-


1


and V


PDATA













B




346


-


2


via pass transistors


682


-


1


and


682


-


2


, respectively. The sense amplifier


680


receives the preamplifier output V


NDATA




348


-


1


on node C and V


NDATA













B




348


-


2


on node D via pass transistors


684


-


1


and


684


-


2


, respectively.




In the sense amplifier


680


, capacitive elements


436


,


438


are connected between nodes A and C, and B and D, respectively. The capacitive elements


436


,


438


are implemented as described with respect to the integrator of FIG.


12


. In an alternate embodiment, other known capacitive devices may be used as the capacitive elements


436


,


438


.




Although not shown, the precharge circuit of

FIG. 12

is connected to nodes A, B, C and D.




The pass transistors


682


,


684


now perform a switching function and act as a current source to charge or discharge the capacitive elements


436


,


438


. The pass transistors


682


,


684


are active during the integration interval when the precharge signal is low. An inverter


692


receives the precharge signal and drives the gates of the NMOS pass transistors


684


. The inverter


692


is connected to a predetermined voltage V


GSATN


, rather than the supply voltage, which causes the inverter


692


to output a logical one equal to the voltage V


GSATN


. The voltage V


GSATN


is selected such that the pass transistors


684


will operate in saturation when active. Therefore, the current flowing through the respective capacitive element


436


,


438


is substantially independent of the drain to source voltage across the pass transistors


684


.




The pass transistors


682


are active during the integration interval when the precharge_B signal is high. Another inverter


694


receives the precharge_B signal and drives the gates of the PMOS pass transistors


682


. The inverter


694


is connected to a predetermined voltage V


GSATP


, rather than ground or V


SS


, which causes the inverter


694


to output a logical zero equal to the voltage V


GSATP


. The voltage V


GSATP


is selected such that the pass transistors


682


will operate in saturation when active and therefore the current flowing through the respective capacitive element


436


,


438


is substantially independent of the drain to source voltage across the pass transistors


682


.




At the end of the integration phase, the activation of the precharge signal deactivates the pass transistors


682


,


684


. The nodes A, B, C and D store the integration voltages V


A


, V


B


, V


C


and V


D


, respectively.




The sense amplifier


680


includes a PMOS transistor


696


that couples the differential input PMOS pair


612


and


614


to the supply voltage when the sense_B signal is low. The remaining components of the sense amplifier transistors


632


,


612


,


614


,


620


,


622


,


634


and


636


and output voltages V


S


and V


S













B


are the same as described with respect to FIG.


14


.




Because no separate integrator circuit is used, this embodiment of an integrating receiver uses fewer components which reduces power and die area. Because fewer components are used, this integrating receiver has fewer parasitic capacitive elements. Therefore, the input voltage swing to the sense amplifier for a given integration current I is larger.




System Issues




As shown in

FIG. 16

, another problem in integrating receiver systems is that the data at or near the edges of a nominal data window may be unreliable. The ideal data window


720


extends for one phase of the system clock


364


. To avoid supplying the integrator with unreliable data, the integration window is narrowed to avoid the boundary areas


722


of unstable or changing data due to system clock jitter and skew. The boundary areas


722


are referred to as anti-data regions


722


. The narrowed integration window is referred to as the “reliable data window”


724


. The timing of the precharge and sense signals,


352


and


358


, respectively, defines the ideal data window


720


and the reliable data window


724


. To generate the reliable data window, the timing diagram of

FIG. 8

is modified. The Release of Precharge event of the integrator is delayed from the ideal position


380


to the reliable position


728


and the Activation of Sense event is advanced in time from the ideal position


382


to the reliable position


732


, thereby avoiding the anti-data regions.




In

FIG. 17A

, in an alternate embodiment, the “reliable data window”


724


is re-defined to avoid the anti-data regions. In this alternate embodiment, the reliable data window


724


is defined by the precharge signal


352


and the sense signal


358


. The precharge signal is delayed by a predetermined amount δ with respect to the leading edge of the system clock


364


. The sense signal is not delayed and becomes active at the trailing edge of the system clock


364


.





FIG. 17B

is an embodiment of a circuit that implements the timing diagram of FIG.


17


A. The system clock


364


is supplied to a timing generation circuit


736


which generates the precharge and sense signals,


352


and


358


, respectively, that are synchronized to the system clock


364


as shown in the timing for the ideal data window of FIG.


16


. To implement the timing of

FIG. 17A

, a delay element


738


delays the precharge signal by the predetermined amount δ and provides a delayed-precharge signal


740


to the integrating receiver. The delay element


738


may be a delay line. Alternately, the delay element


738


may the adjustable delay element of

FIG. 22

, discussed below. The sense signal is not delayed. To receive data during both phases (even and odd) of the system clock, the clock generator


736


supplies separate precharge and sense signals for the even data and the odd data. The precharge signals for the even and odd data each have their own delay element


738


. Phase splitters


740


supply each signal and its complement simultaneously without substantial variation, if any, in phase.




In

FIG. 17C

, in another embodiment of the present invention, a timing diagram of another implementation of the sense and precharge signals,


358


and


352


, respectively, is shown. The sense signal


352


is the system clock, and the precharge signal


352


is delayed with respect to the sense signal


352


.




In

FIG. 17D

, a circuit implements the timing diagram of FIG.


17


C. The sense signal


358


is supplied to a delay element


738


to generate the precharge signal


352


. The delay element


738


may be a delay line. Alternately, the delay element


738


may the adjustable delay element of

FIG. 22

, discussed below. Both the sense signal,


358


and the precharge signal


352


are supplied to phase splitters


740


to generate both the true and complementary signals. In addition, for example, the phase splitter


740


-


5


generates the precharge-odd signal which is also used as the complementary precharge_b-even signal. Similarly, the phase splitter


740


-


5


generates the precharge-even signal which is also used as the complementary precharge_b-odd signal. This circuit of

FIG. 17D

eliminates the clock generator


736


, a delay element


736


-


2


, and two phase splitters


740


-


2


and


740


-


4


from the circuit of FIG.


17


B.




In

FIG. 18

, an exemplary device


742


has a multiple receiver system. The multiple receiver system includes a system clock


364


and multiple integrating receivers


750


of the present invention. Each receiver


750


receives a data bit (Data<


1


> to Data<n>) as described above. A clock recovery circuit


751


generates the system clock


364


which is distributed to the receivers


750


. However, the data bit supplied to each receiver


760


may be out of phase or skewed with respect to the system clock


364


. The receivers


750


experience skew between the system clock


364


and data bits because of, at least in part, clock wiring delays or data wiring delays. As clock frequencies increase and bit-times are reduced, the skew between the system clock and the data bits becomes an increasingly significant part of the overall system timing budget.




In particular, because of delay


752


in the distribution of the system clock


364


, each receiver


750


receives a system clock signal that is slightly out-of-phase or skewed with respect to the system clock signal at the clock recovery block and with respect to the system clock signals at other receivers


750


. The data bits may also be skewed among themselves because of differences in board or package routing. The result is that the phase relationship or alignment of the system clock to the data is different at each receiver


770


.




Referring also to

FIG. 19

, a timing diagram shows the timing of when the data is valid for data bit one (Data<


1


>) and data bit n (Data<n>), and the system clock at the respective receiver


750


. The signal “clock-at-1” shows the system clock at receiver one


750


-


1


, and the signal “clock-at-n” shows the system clock at receiver n


750


-n. The signals “clock-at-1” and “clock-at-n” are out of phase with respect to each other.




In

FIG. 20

, to compensate for the skew between the system clock and the data bits in a device, the timing for each receiver, referred to as per-pin-timing, is adjusted by controlling the precharge and sense signals. Both the timing adjustment for integration windowing and the timing adjustment for per-pin timing calibration are performed with the same circuitry, thus reducing both “anti-data” and clock skew effects.




The adjustment system


770


aligns the system clock of each receiver


750


to the data at that receiver by adjusting the timing of the precharge signal


352


and sense signal


358


. The receiver


750


can be any of the receivers described above. The adjustment circuit


770


has one global section


790


and multiple per-receiver sections


792


. Each receiver


750


connects to a distinct instance of per-receiver section


792


. Each per-receiver section


792


independently adjusts the precise timing of the Release of Precharge and Activation of Sense events for its associated receiver


750


. The global section


790


includes Global Timing Control logic


794


and a Global Clock Generation block


796


. The per-receiver section


792


includes Per-Pin timing Control logic


798


, a Receiver Clock Generation block


802


, and two adjustable delay blocks, one for the Precharge signal


804


and one for the Sense signal


806


. The Global Timing Control Logic


794


generates control signals


808


that are supplied to the Per-Pin Timing Control Logic


798


and to the Global Clock Generation block


796


, respectively. The Global Clock Generation block


796


includes a multiplexor


810


that has zero (0) degree and ninety (90) degree clock inputs, and a phase select input receiving the phase select signal


812


from the Global Timing Control Logic


794


. The multiplexor


810


supplies the selected clock to the Receiver Clock Generation block


802


. The Per-Pin Timing Control logic


798


and the Receiver Clock Generation Block


802


are coupled to the adjustable delay elements


804


and


806


to provide the specified Precharge and Sense signals for the receiver


750


-


1


. The receiver


750


-


1


receives the input signals V


IN


and V


IN













B


. The Receiver Clock Generation Block


796


generates and supplies the ideal Precharge and Sense signals (see

FIG. 8

) to the delay elements


804


,


806


. The Per-Pin Timing Control Logic


798


connects to the select inputs (+ and −) of the adjustable delay elements


804


,


806


to precisely adjust the delay the precharge and sense signals. The Per-Pin Timing Control Logic


798


also connects to the output V


OUT


of the receiver


750


-


1


to monitor the output signal V


OUT


to the with respect to the system clock to change the selected amount of delay, if needed. The connections of the Per-Pin Timing Control Logic


798


create a delay-locked loop for the integrating receiver


750


-


1


.




In this way, the circuit of

FIG. 20

provides per-pin-timing to compensate for the skew between the system clock and the data bits in a device.




Referring to

FIGS. 20

,


21


and


12


, the timing of the adjustment system will be described. This description uses the integrator of

FIG. 12

; however, the adjustment system works with any of the integrators described above. The system clock


364


is shown with the release of precharge event


380


and the activation of sense event


382


. The input signal V


IN




342


is a stream of alternating zeroes and ones, and the complementary input signal V


IN













B


is a stream of alternating ones and zeroes. The voltage of an exemplary integration node V


A




814


corresponding to the system clock


364


and input signal V


IN




342


is also shown.




To select the appropriate amount of delay from the delay elements


804


,


806


, the Global Timing Control Logic


794


first selects the ninety degree clock signal


816


by activating the appropriate Phase Select input


812


of the multiplexor


810


in the Global Clock Generation Block


796


. This causes the Receiver Clock Generation Block


802


to shift the nominal Release of Precharge


380


and Activation of Sense


382


events by ninety degrees placing the Release of Precharge in the nominal center


818


of the ideal data window and the Activation of Sense in the nominal center


820


of the next ideal data window. While receiving the input signal of a stream of alternating zeroes and ones, the integrating receiver starts the integration phase when the precharge signal is released in the center


818


of the data window, and the voltage V


A


on the integration node will be as shown in waveform


822


. When the activation of sense event occurs in the center


820


of the next data window, the output voltage V


A


of the integrator will be zero. In practice, the output of the sense amplifier output is equal to one for approximately the same number of integration cycles as it is equal to zero. Therefore, the receiver functions as a phase detector when the timing loop is activated and the system clock is shifted by ninety degrees. When the system clock is shifted ninety degrees and the output V


A


of the integrator is equal to zero, the Per-Pin Timing Control Logic


798


has adjusted the delay elements


804


and


806


properly for the particular receiver


750


-


1


. Once each Per-Pin Timing Control Logic block


798


has adjusted the timing for its associated receiver


750


-


1


, the Global Timing Control Logic


794


causes the multiplexor


810


to output the zero degree clock to the Receiver Clock Generation Block


802


so that the receiver system can receive and output data.




In summary, the amount of delay from the delay elements


806


,


808


, is adjusted for each receiver by using a data input stream of alternating ones and zeroes and shifting the system clock by ninety degrees to operate the receiver as a phase detector to place the center of the ninety degree clock in the center of the integration or reliable data window. In this way, when the global clock generation block supplies the zero degree or unshifted system clock, at least one edge of the zero degree system clock will be aligned with the center of the reliable data window.




In

FIG. 22

, an exemplary adjustable delay element


804


is shown. Delay element


806


is the same as delay element


804


, and therefore only delay element


804


will be described. A binary-weighted set


830


of PMOS transistors


832


,


834


is coupled between the supply voltage and the output signal line


836


. The binary-weighted group


830


of transistors receives an input clock


838


and a set of enable signals EnbP<


0


:


3


>


840


. Respective pairs of PMOS transistors


832


and


834


are connected in series between the supply voltage and the output signal line


836


. Transistors


832


receives the input signal


838


on their gates. Transistors


834


receive a respective one of the enable signals EnbP<


0


:


3


>


840


on their gates. When both transistors in a series-connected pair are active, the input signal is delayed by an amount proportional to the binary weighting of the transistors.




The binary weight of each PMOS transistor is indicated next to each transistor. Transistor pair


832


-


1


,


834


-


1


has a weight of one, transistor pair


832


-


2


,


834


-


2


has a weight of two, pair


832


-


3


,


834


-


3


has a weight of four and pair


832


-


4


,


834


-


4


has a weight of eight. The weights are established by the width to length (W/L) ratio for each transistor. The W/L ratio determines the resistance of the respective transistor, increasing the width W decreases the resistance, while decreasing the width increases the resistance. The resistance and therefore the W/L ratio determines the incremental amount of delay generated by a transistor when that transistor is active.




A set


850


of NMOS transistors


852


and


854


are connected in series between ground and the output signal line


836


. The gates of transistors


854


receive a respective one of the enable signals EnbN<


0


>. The gates of transistors


852


receive the input signal


838


. Respective pairs of transistors


852


and


854


are connected in series. The transistors


852


,


854


of each pair have the same binary weighting as their corresponding PMOS series-connected pair. For example, pair


852


-


1


,


854


-


1


has a weight of one, pair


852


-


2


,


534


-


2


has a weight of two, pair


852


-


3


,


854


-


3


has a weight of four and pair


852


-


4


,


854


-


4


has a weight of eight.




When the input signal


838


is low, the transistors in the PMOS group


830


are enabled to drive the output signal high with a predefined resistance, and therefore a predefined time constant, in accordance with to the state of the enable signals EnbP<


0


:


3


>. When the input signal


838


is high, the transistors in the NMOS group


850


are enabled to drive the output signal low with a predefined resistance, and therefore a predefined time constant, in accordance with the state of the enable signals EnbN<


0


:


3


>. Driving the output signal high with a high resistance, relative to the other transistors, increases the delay between the input signal


838


and the output signal


836


. Driving the output signal high with a low resistance decreases the delay between the input signal


838


and the output signal


836


. The amount of delay in driving the output signal low is controlled by the resistance of the transistors of the NMOS group


850


. In the embodiment of

FIG. 22

, sixteen different delay adjustments are available.




For example, the transistors


832


,


834


,


852


,


854


can be sized so as to provide an incremental delay of 125 picoseconds (ps) for each increment in the value of EnbN<


0


:


3


> and EnbP<


0


:


3


>. In a alternate embodiment, binary stages


860


may be added to provide greater precision and/or a greater range of delay values. In other alternate embodiments, the delay circuit


804


can be constructed to provide any particular predefined delay.




In

FIG. 23A

, in an alternate embodiment, an adjustment circuit adjusts the timing of the precharge and sense signals for a set of pins that receive incoming signals. For simplicity, an exemplary incoming signal will be referred to as a data signal. In this embodiment, the adjustment circuit adjusts the timing of the precharge and sense signals based on the timing relationship of a transition of a receive clock and a transition of the data signal. Odd and even data bits are received during complementary odd and even phases of the receive clock. The receive clock may be the system clock. An odd timing detector


560


-


1


provides timing signals V


φ-ODD


for the odd phase, and an even timing detector


560


-


2


provides timing signals V


φ-EVEN


for the even phase. Because the odd and even timing detectors


560


operate in the same way, only the odd timing detector


560


-


1


will be described. A preamplifier


332


, such as the preamplifier


332


A of

FIG. 10

, receives the input signal V


IN




342


. An inverter


861


provides the complementary input signal V


IN













B




344


to the preamplifier


332


A. A φ-Sense amplifier


862


receives the preamplifier outputs in response to the receive clock and provides a V


φ-ODD


signal. The φ-Sense amplifier


862


and a data sense amplifier


864


are implemented using the sense amplifier circuit


600


of FIG.


14


.




Referring also to

FIG. 23B

, the V


φ-ODD


signal represents the sampled state of the data signal at the positive edge transition of the receive clock. Meanwhile, the integrator


334


generates integration voltages based on the output of the preamplifier


332


A, and the Data-sense amplifier


864


samples the state of the integration voltages at the trailing edge of the receive clock and provides a sampled data signal V


S-ODD


.




The data transition and timing adjustment logic


866


receives the V


φ-ODD


, V


S-ODD


signals from the sense amplifiers


862


,


864


, respectively, and outputs selection signals that select the amount of delay from the delay adjustment blocks


868


. The respective delay adjustment block


868


delays the precharge and sense signals,


352


and


358


, respectively, in accordance with the selected amount of delay. The delay adjustment blocks


868


may be implemented using the circuit of FIG.


22


.




The data transition and timing adjustment logic


866


selects an amount of delay based on the timing relationship between the input signal V


IN


and the receive clock. In this embodiment, the φ-Sense amplifier


862


acts as a phase detector because its metastability point is inherently 90° from the integrator.




For example, if the transition of the input signal V


IN


is early with respect to the falling edge of the receive clock, then the φ-Sense amplifier


862


will detect the transition of the data signal V


IN


, but the integrator


334


and data sense amplifier


864


may not detect the transition of the input data signal V


IN


because the integration time will be shorter. Alternately, if the transition of the input signal V


IN


is late with respect to the falling edge of the receive clock, then the φ-Sense amplifier


862


will not detect the transition of the data signal V


IN


, but the integrator


334


and data sense amplifier


864


may not detect the transition of the input data signal V


IN


because the integration time will also be shorter.




The data transition and timing adjustment logic


866


compares the signal output by the φ-Sense amplifier


862


to the receive clock using, for example, an exclusive-or gate. When the transition of the input signal V


IN


is late with respect to the negative edge the receive clock, the φ-Sense amplifier


862


will not detect the transition of the input signal V


IN


, although the data-sense amplifier


864


may detect the transition of the input signal V


IN


. By observing and comparing the results of Vφ and V


S


, the transition and timing logic block can determine whether a data transition occurred, and when occurred, whether the data transition was early or late.




Multi-Phased Receivers




Performance can be increased by operating the receivers in multiple phases. To achieve data cycle rates in the gigabit range, multiple parallel receivers increase the speed of the data bus by reducing the time to transmit a data bit, the “bit time,” without changing process or technology.




In

FIG. 24

, in a multi-phased receiver system


870


, four receivers


780


of the present invention are connected in parallel and operated concurrently in multiple phases using four sets of timing signals φ


1


, φ


2


, φ


3


and φ


4


. Referring also to

FIG. 25

, the operation of the multi-phased receiver system


870


of

FIG. 24

will now be described. Data bits are received from a signal line of a bus as shown in timeline


880


. Each data bit Di is supplied to the bus for a bit time or data cycle. A pair of timelines


882


is shown for each receiver


780


. The pair of timelines


882


represents the timing signals φi that control the receiver


780


. The pair of timelines


882


includes an integration timeline


884


and sensing timeline


886


. For example, the integration timeline


884


-


1


has integration intervals, I


1




372


for data bit one and I


5


for data bit five; and integration precharge intervals IP


1




374


for data bit one and IP


5


for data bit five. Generally, the Integration interval Ii is the time that the receiver


780


operates in the integration phase for the data cycle of the associated data bit Di. The sensing timeline


886


-


1


ss divided into sensing intervals S


1




376


for data bit one, and S


5


for data bit five, and sensing precharge intervals SP


1




378


for data bit one, and SP


5


for data bit five. For example, for data bit one D


1


, the timing signals defining φ


1


extend from the start of the integration interval I


1


to the end of the sense amplifier precharge interval SP


1


. The integration and sensing timing was described above with respect to FIG.


8


. Each receiver


780


-


2


,


780


-


3


,


780


-


4


has the same timing except that the timing for each respective data bit is phase shifted.




Two clock signals, clock


1


and clock


2


, define the boundaries of the data cycles. The clock signal clock


2


is phase shifted by ninety degrees with respect to clock


1


. In an alternate embodiment, a single high speed clock that operates at twice the frequency of clock


1


defines the boundaries of the data cycles.




For example, at the beginning of the first data cycle for data bit one D


1


, the integration phase for receiver


1




780


-


1


begins. Near or at the end of the first data cycle for data bit one D


1


, the sensing operation begins. The sensing operation stores the accumulated voltage from the integration phase and converts the output of the integrator to a logic signal, having predetermined high and low voltage levels. The logic signal that represents data bit one from the first data cycle is available at the end of the sensing interval S


1


. After the integration phase, receiver one


780


-


1


enters the precharge phase IP


1


. After the sense amplifier and latch convert the output of the integrator and store the state of the logic signal, respectively, the sense amplifier begins the sensing precharge phase SP


1


. Since the integration precharge phase IP


1


ends in the data cycle for data bit four D


4


, receiver


1




780


-


1


is available to receive a new data bit at the data cycle for data bit five D


5


. Since receiver


1




780


-


1


, and the other receivers, can not receive a new data bit for the three data cycles following the data cycle associated with the data bit being received, four receivers are used. In this way, very high data cycle rates, on the order of at least one gigabit per second, are achieved.




An Equalizer to Compensate for Intersymbol Interference




In high-speed signaling applications, the communications medium may cause problems such as intersymbol interference. The integration nodes of the integrator are used to correct for intersymbol interference using an equalization circuit and an accumulated voltage offset cancellation circuit. To compensate for the intersymbol interference, a filter can be used either at the driver or the receiver. The integrator itself is a form of filter (a matched filter) and with some adjustments can incorporate a form of equalization to substantially counter the intersymbol interference.




In

FIG. 26A

, an equalization circuit


900


compensates for intersymbol interference by applying a portion of the charge accumulated for the previous data bit to the new data bit by adjusting the amount of precharge on the integration nodes during the precharge cycle. The even and odd receivers


780


receive data bits from two adjacent data cycles such as an even and an odd cycle. The even receiver


780


-even receives data on one phase of the clock, and the odd receiver


780


-odd receives data on the other phase of the clock. The equalization circuit


900


is coupled between the outputs of the even and odd receivers.




The equalization circuit


900


compensates for intersymbol interference dynamically as data bits are received by applying a portion of the integration voltage generated at an integration node of a previously received bit to precharge the integration nodes for the next bit. The equalization circuit


900


includes a first operational amplifier


902


connected in series with a first NMOS transistor


904


. The operational amplifier


902


is connected in a unity gain configuration with its positive input (+) connected one of the integration nodes (D) of the integrator


780


-even. The first NMOS transistor


904


is connected between the output of the operational amplifier


902


and an integration node (C) of an adjacent receiver


780


-odd. The gate of the first NMOS transistor


904


is controlled by the output of an inverter


906


which receives the complement of the Precharge signal, Precharge_B, and receives power from an Equalization Ratio Control Voltage


908


. The equalization ratio control voltage


908


determines the amount of charge supplied to the integration node during the precharge cycle by controlling the resistance of the first NMOS transistor


904


when the Precharge signal is active. The equalization circuit


900


also couples the C output of the even integrator


780


-even to the D output of the odd integrator


780


-odd using a second operational amplifier


912


and a second NMOS transistor


914


.




The A and B nodes of the odd and even integrators are connected in the same manner as the C and D nodes, but are not shown for simplicity. Furthermore, identical operational amplifier circuits (not shown) are provided for transferring charge from the odd integrator outputs A-odd through D-odd to the even outputs A-even through D-even.




Referring to

FIG. 26B

, the precharge transistors of the precharge circuit


470


of the integrator in combination with equalization circuitry form a voltage divider


920


, as shown in

FIG. 26C

, in which R


1


is the equivalent resistance of the precharge transistor


474


and R


2


is the variable resistance of transistor


904


. During the precharge phase of the odd receiver


780


-odd, the voltage on the integration nodes of the integrators in the odd receiver is precharged using V


Precharge


which is based on the voltage accumulated during the integration phase of the even receiver.




The equalization ratio control voltage


908


determines the amount of charge supplied during the precharge cycle. The equalization ratio control voltage


908


may be loaded into a register and supplied as an analog voltage by a digital-to-analog converter.




Input Voltage Offset Error Compensator




The input voltage offset error includes the voltage offsets inherent in the preamplifier, integrator, and sense amplifier. To compensate for the accumulated voltage offsets of the preamplifier, integrator and sense amplifier, an adjustment is made to the precharge voltage level of the integration nodes of the integrator in each receiver.




In

FIG. 27A

, a voltage offset cancellation circuit


930


includes an offset transistor, NMOS transistor


932


, that connects in parallel with the operational amplifier


902


and transistor


904


of the equalizer circuit, described above, and ground. An offset control voltage


934


is supplied to the gate of the offset transistor


932


to adjust the voltage V


D


at integration node D.




In

FIG. 27B

, a circuit diagram shows the equivalent resistance of the various components. Equivalent resistors R


1


and R


2


were described above with respect to FIG.


25


C. The voltage offset cancellation circuit


930


corresponds to the equivalent variable resistor R


3


. Although the voltage offset cancellation circuit


930


was described with respect to a single integration node, preferably the same circuit


930


is applied to each integration node.




The offset control voltage


934


may be stored in a register and output by a digital-to-analog converter.




Adjusting the Timing of the System Clock Using an Integrating Receiver




In the embodiments that will now be discussed with reference to

FIGS. 28A

,


28


B,


28


C and


28


D, an integrating receiver is used as a phase detector in the clock recovery circuit


751


of FIG.


18


.




Referring to

FIG. 28A

, when the system clock signal is integrated by the integrator (e.g., when the integrator is functioning as a phase detector in a delay-locked loop (DLL) or phase-locked loop (PLL), the accumulated output voltages between the integration nodes increase during a first phase of the system clock and decrease during the second phase of the system clock. The period of the system clock t


cycle


is defined as 2t; and each phase of the system clock extends for an interval t. At the end of the second phase of the system clock, the accumulated output voltage is equal to zero. The voltage increases and decreases at a rate equal to the integration current (i) divided by the capacitance (C). The maximum voltage between the output nodes occurs when the first phase transitions to the second phase and is equal to the integration current i divided by the capacitance C, multiplied by the time t, (i.e., (i/C)·t).




In

FIG. 28B

, in one embodiment of the integrator


334


as a phase detector, static current sources


940


are added to the integrator


334


at nodes B and D by connecting to the capacitive elements


436


,


438


. When enabled, the static current sources


940


generate the same amount of current δ which is subtracted from the integration nodes. Each static current source


940


is enabled separately with enable left and enable right signals. In an alternate embodiment, the static current sources increase the amount of current supplied to the integration nodes, such a integration nodes A and C. By adding or subtracting the current δ from the integration nodes, the system timing can be adjusted by fractions of the cycle time, independent of process, voltage and temperature.




In

FIG. 28C

, for example, a graph of the voltage between the integration nodes A and C is shown when static current is injected into the integration nodes. The integrator output voltage increases at a rate equal i/C and decreases at a rate equal to the integration current i plus the static current δ (i+δ) divided by the capacitance (C), (i.e., v=(i+δ)/C). At the end of the system clock period 2t, the integrated output voltage has a negative value. Therefore, the additional static current δ causes the zero crossing during the second phase of the system clock to occur earlier. The difference in the timing between this zero crossing and the end of the second phase of the system clock is referred to as τ. Since the clock recovery circuit of

FIG. 18

adjusts the timing of the on-chip-system clock to match the zero crossings of the accumulated voltage integration at the integration node, this difference in the timing or timing offset τ is used to shift the phase of the system clock by a predetermined amount. The timing offset τ is defined by the following relationship:






τ=(δ/(


i


+δ))·


t




cycle


,






where t


cycle


is the period of the system clock which is equal to 2t.




Note that the timing offset τ is independent of process, voltage and temperature and is equal to the ratio of the added current to the total current. Therefore the timing offset τ provides a simple and inexpensive way to provide a phase offset.




The static current sources


940


are the same, and therefore only static current source


940


-


1


will be described. Two NMOS transistors


941


and


942


are connected in series between the integration node and ground. An enable signal causes the NMOS transistor


941


to become active and allow the static current δ to flow. Because transistor


942


is a current source, transistor


942


is connected to a bias voltage V


BIAS


. The magnitude of the bias voltage is set by the desired offset current. Alternatively, the switched static current source


940


-


2


could be used to produce a negative timing offset, −τ.




In

FIG. 28D

, an alternate embodiment provides a phase detector by connecting a delta-capacitor circuit


944


at the one of the capacitive elements of the integration node. The delta-capacitor circuit adjusts the capacitance of one side of the integrator, and therefore the output voltage will appear as in FIG.


28


C. When the enable signal is high, the inverter


945


enables the delta-capacitive-element


946


to accumulate charge.




Multi-PAM




Referring back to

FIG. 6

, in the embodiments of the invention described thus far, signals transmitted on each signal line of the bus have either of two voltage levels representing a binary zero or one for binary digital communication. For example, an output voltage equal to the voltage level V


TERM


set by the voltage source at one end of the termination resistor Z


0


may represent a binary zero, while an output voltage level equal to V


TERM


−(I·Z


0


) may represent a binary one, where the output driver circuit sinks an amount of current equal to I. In this way, the bus driver circuits can be implemented as switched current sources which sink current when driving binary one's onto the signal lines. When receiving data, the receiver circuits detect whether the voltage on the signal line is greater than or less than V


TERM


−0.5 (I·Z


0


) to determine whether the data is a binary zero or one, respectively. In one embodiment, data is transmitted and received on each edge of the system clock to achieve a data bit rate equal to twice the frequency of the system clock. In an alternate embodiment, data is transmitted once per clock cycle of the system clock.




Although the multi-PAM signaling of the present invention will be described with respect to a current mode bus, multi-PAM signaling can also be used in a voltage mode bus.




In various embodiments of the present invention, the data rate on the bus is increased without increasing either the system clock frequency or the number of signal lines. Output drivers generate and receivers detect multi-pulse-amplitude-modulated (multi-PAM) signals that allow multiple (k) bits to be transmitted or received as one of 2


k


possible voltages or data symbols at each clock edge. For example, in a 4-PAM system two bits are represented by 2


2


or four voltages or possible data symbols, and the two bits are transferred at every clock edge by transferring the appropriate one of the four voltages. Therefore, the data rate of a 4-PAM system is twice that of a binary or 2-PAM system.




Multi-PAM is not traditionally used in multi-drop bus systems due to the lower signal-to-noise ratio in systems in which even the signal to noise ratio for binary signals is barely adequate. Prior art memory systems have been implemented as only binary systems. In particular, in this invention, an integrating receiver is used in a multi-PAM system to increase the signal-to-noise ratio to an acceptable level.




In

FIG. 29

, a graph shows one embodiment of the 4-PAM signaling voltages. In one embodiment, the multi-PAM voltage levels are assigned consecutive binary values or symbols such as 00, 01, 10 and 11, from the lowest voltage to the highest voltage. In the embodiment of

FIG. 29

, the binary values are assigned to voltage levels using Gray coding. Gray coding reduces the probability of dual-bit errors because only one of the two bits changes at each transition between voltages levels. If a received 4-PAM voltage symbol is misinterpreted as an adjacent symbol, a single-bit error will occur.




The y-axis shows the associated 4-PAM output voltages V


OUT


for each symbol. To provide the appropriate voltage to transmit a 4-PAM symbol, the output driver sinks a predetermined amount of current for that symbol. In particular, each symbol is associated with a different amount of current. To transmit a “00”, the output driver sinks no current and the signal line is pulled up to V


TERM


. To transmit a “01”, the bus output driver sinks a predetermined amount of current I


01


to cause the output voltage V


OUT


to equal V


TERM


−⅓(I·Z


0


), where I


01


is equal to ⅓I. To transmit a “11”, the bus output driver sinks a predetermined amount of current I


11


to cause the output voltage V


OUT


to equal V


TERM


−⅔(I·Z


0


), where I


11


is equal to ⅔I. To transmit a “


10”, the bus output driver sinks a predetermined amount of current I to cause the output voltage V




OUT


to equal V


TERM


−(I·Z


0


).




To improve noise immunity, the 4-PAM receiver identifies a received symbol based on a voltage range or range of voltages associated with that symbol. A set of reference voltages V


REFL0


, V


REFM


and V


REFL1


function as thresholds to define ranges of voltages associated with each 4-PAM symbol. The reference voltages V


REFL0


, V


REFM


and V


RFL1


are set at the midpoint voltage between neighboring symbols. For example, the symbol “00” is associated with voltage range from V


REFL0


to V


TERM


. The symbol “10” is associated with a range of voltage from V


REFL1


to V


TERM


−(I·Z


0


). The symbol “11” is associated with a range of voltage from V


REFL1


to V


REFM


. The symbol “01” is associated with a range of voltage from V


REFM


to V


REFL0


. The reference voltages V


REFL0


, V


REFM


and V


REFL1


are threshold voltages at which a multi-PAM data bit is determined to be one of an adjacent set of bits. For example, if the voltage of a received symbol is between V


REFM


and V


REFL0


, that bit is determined to represent “01.”




4-PAM symbols or signals also allow for direct compatibility with 2-PAM or binary signaling. When operating in 4-PAM mode, the received data bits are compared to the three reference voltages, V


REFL0


, V


REFM


and V


REFL1


, to determine the 4-PAM symbol and the associated two bits. Since the most significant bit (MSB) is determined by comparing the received data bit to V


REFM


, the multi-PAM system can be used as a 2-PAM system by ignoring the least significant bit (LSB) and using the MSB. To transmit 2-PAM symbols using the gray code of

FIG. 29

, the LSB is set equal to zero (low) while the MSB determines the output voltage.




Multi-PAM signaling increases the data rate with a small increase in power consumption because the number of input/output (I/O) pins and the system clock frequency is the same as that used for binary signaling. The major factor in the power consumption of CMOS circuits is the CV


2


F power which depends directly on the system clock frequency. Therefore increasing the system clock frequency to increase the data rate directly increases the power consumption. Although some additional power is used for the additional circuitry of the multi-PAM interface, described below, this increase in power is much less than the increase in power that would occur if either the number of I/O pins or the system clock frequency were increased to increase the data rate.




Multi-PAM signaling also increases the data rate without a corresponding increase in the electromagnetic interference (EMI). If the data rate were increased by increasing the number of I/O pins or by increasing frequency, the EMI would increase proportionally. Because multi-PAM signaling does not increase the number of I/O pins, the EMI does not increase if the total voltage amplitude of the multi-PAM I/O pins remains the same as that used in binary signaling. The total voltage amplitude may be increased to provide greater voltage margin to improve system reliability. Although the EMI would increase correspondingly, the increase would be smaller than that incurred by increasing the number of I/O pins with binary signaling.




The circuits described below use 4-PAM signaling, but can be expanded for use in 8-PAM, 16-PAM, and more generally, N-PAM signaling.




Multi-PAM Output Driver




In

FIG. 30

, a 4-PAM output driver circuit


950


is used with current control bits (CCtrl<


6


:


0


>) to produce desired output voltage levels over a set of on-chip process, voltage and temperature (PVT) conditions. In the output driver


950


, a first driver circuit


952


and a second driver circuit


954


connects to an I/O pin


956


. The first driver circuit


952


drives the LSB, while the second driver circuit


954


drives the MSB. The first driver circuit


952


and the second driver circuit have a set of driver blocks


958


that are connected in parallel. Since the driver blocks have the same components, one driver block


958


will be described. Each driver block has a binary weighted driver transistor


960


-


0


with a width to length (W/L) ratio as shown. The driver transistors


960


of the second driver circuit


954


are twice as large as the driver transistors of the first driver circuit


952


because the second driver circuit


954


drives the MSB while the first driver circuit


952


drives the LSB. In other words, the MSB is driven with twice as much current as the LSB.




In driver block


958


, odd and even data bits are multiplexed onto the driver transistors


960


via passgates


962


and an inverter


964


. Odd data is transmitted at the rising edge of the clock, while even data is transmitted at the falling edge of the clock. NAND gates


966


,


968


connect to current control bit zero <


0


>, and the LSB Odd Data bit and the LSB even data bit, respectively. When the respective current control bit zero <


0


> is high, the NAND gates


966


,


968


are responsive to the odd and even data. When the respective current control bit is low, the output of the NAND gates


966


,


968


is low and the driver block


958


does not respond to the data bit. The current control bits provide the specified amount of current to cause the desired voltage swing regardless of the PVT conditions. The circuit of

FIG. 28

uses seven current control bits. Techniques for determining the setting of the current control bits corresponding to the PVT conditions are not part of the present invention but part of the context in which this invention operates and will not be further described.




The passgates


962


include two transistor pairs, each pair including a PMOS transistor


972


,


974


connected in parallel with an NMOS transistor


976


,


978


. The clock and clock_b signals connect in an opposite manner to the gates of the transistors of the transistor pairs.




Although

FIG. 30

shows that the first driver circuit


952


drives the LSB and the second driver circuit drives the MSB


954


, in an alternate embodiment, the first driver circuit


954


drives the MSB and the second driver circuit drives the LSB. Alternately, any arbitrary coding scheme can be produced by placing combinational logic to combine the data bits before sending the combined data bit to the driver block


958


.




Table 1 below shows two 4-PAM encoding schemes that can be implemented using the output driver


950


of FIG.


28


.












TABLE 1











Encoding Schemes















Coding




Data Bits (Symbol)




MSB




LSB







Scheme




to be Transmitted




Input




Input




Output Voltage









Binary




00




0




0




V


TERM









01




0




1




V


TERM


− ⅓(I · Z


0


)







10




1




0




V


TERM


− ⅔(I · Z


0


)







11




1




1




V


TERM


− (I · Z


0


)






Gray




00




0




0




V


TERM









01




0




1




V


TERM


− ⅓(I · Z


0


)







10




1




1




V


TERM


− (I · Z


0


)







11




1




0




V


TERM


− ⅔(I · Z


0


)














In another embodiment shown in

FIG. 31

, an 4-PAM output driver


980


uses current control bits to produce the specified amount of current resulting in the desired output voltage levels. Two sets


981


-


1


and


981


-


2


of binary weighted transistors


982


-


986


combine the current control bits with 4-PAM signal generation. The current control bits directly control current-control NMOS transistors


982


-


2


,


984


-


2


,


986


-


2


that are connected in series with the driver transistors


982


-


1


,


984


-


1


,


986


-


1


, respectively, that receive the data. For odd data, the driver transistors


982


-


1


,


984


-


1


,


986


-


1


, cause current to flow to the I/O pin


956


when the respective data bit and the clock signal are high, and the associated current control bit is high to place NMOS transistors


982


-


2


,


984


-


2


and


986


-


2


in the active state.




The circuit for even data is not shown, but a separate set of current control NMOS transistors connects in series with a set of driver transistors that respond to the logical “AND” of the respective data bit and the complement of the clock signal Clock_b for even data.




The output voltages of the circuits of

FIGS. 30 and 31

have gds distortion. In

FIG. 32A

, a graph shows gds distortion. The x-axis shows the drain-to-source voltage, and the y-axis shows the drain current.

FIG. 32B

shows the data bits, not in gray code, and the effect of gds distortion on the output voltage V


OUT


.

FIG. 32C

shows the data bits in gray code, and the effect of gds distortion on the output voltage V


OUT


. As the output voltage V


OUT


decreases, the incremental voltage difference between adjacent bit pairs decreases. Because of gds distortion, the voltage increments between the 4-PAM voltages are not equal.




In

FIG. 33A

, a 4-PAM output driver


1000


corrects for gds distortion. For simplicity the current control bits are not shown. The gds distortion is eliminated by adjusting the width to length (W/L) ratio of transistors


1002


,


1004


, and


1006


by factors α and β such that β>α>1 and the incremental voltage difference between adjacent 4-PAM levels is constant. Transistors


1002


,


1004


and


1006


have a width to length ratio of W/L, α(W/L) and β(W/L), respectively. For example, input signals A, B, and C are derived from the MSB and LSB of a signal to be transmitted to produce the 4-PAM levels as shown in Table 2 below. This output driver uses combinational logic


1007


to produce the A, B, and C inputs according to the data bits to be transmitted.












TABLE 2











Mapping of Data Bits to ABC Inputs and Encoding Schemes
















Coding




Data Bits (Symbol) to










Scheme




be Transmitted




A




B




C




Output Voltage









Binary




00




0




0




0




V


TERM









01




1




0




0




V


TERM


− ⅓(I · Z


0


)







10




1




1




0




V


TERM


− ⅔(I · Z


0


)







11




1




1




1




V


TERM


− (I · Z


0


)






Gray




00




0




0




0




V


TERM









01




1




0




0




V


TERM


− ⅓(I · Z


0


)







10




1




1




1




V


TERM


− (I · Z


0


)







11




1




1




0




V


TERM


− ⅔(I · Z


0


)














In the combinational logic


1007


, an OR gate


1008


generates the A signal by performing an OR operation between the LSB and MSB. The B input is the MSB. An AND gate


1009


generates the C signal by performing an AND operation between the LSB and MSB.




In

FIG. 33B

, the combinational logic


1007


encodes the LSB and MSB using gray code. The combinational logic circuit


1007


of

FIG. 33B

is the same as the combinational logic circuit


1007


of

FIG. 33A

except that, to generate the C signal, the AND gate


1009




a


receives the complement of the LSB rather than the LSB.




On-chip, single-ended output drivers, as shown in

FIGS. 30

,


31


and


32


, generate switching noise. For example, when the transistors in the output driver transition from sinking no current such as when driving the “00” symbol, to sinking maximum current such as when driving the gray-coded “10” symbol, the current surges through the I/O pin


956


and through a ground pin. The path between I/O pin


956


and ground has inherent inductance which opposes the current surge and produces significant switching noise (i.e., ground bounce).




Because the voltage margins for multi-PAM signaling are less than the voltage margins for binary signaling, switching noise may cause errors.




To reduce sensitivity to switching noise, output drivers can provide a constant or semi-constant current to ground regardless of the output current being driven. As shown in

FIG. 34

, each single-ended transistor branch


960


(

FIG. 30

) and


986


(

FIG. 31

) in the output drivers of

FIGS. 30 and 31

is replaced with a differential pair


1010


.




When the output driver sinks output current from the I/O pin


956


, current is steered through transistor N


1




1012


to ground. When transistor N


1




1012


is inactive, transistor N


2




1014


becomes active to allow the same or substantially the same amount of current to flow to ground. In this way, a substantially constant amount of current continuously flows to ground to eliminate a large portion of the output driver switching noise and provide a quieter on-chip ground, thereby improving the performance of the 4-PAM signaling. The signal V


R


that controls transistor N


2




1014


, is the complement of the signal Vi, the signal that drives transistor N


1




1012


. Alternately the signal V


R


that drives transistor N


2




1014


is a reference voltage between ground and Vi. In response to an input voltage V


Cntrl


, the current source


1016


sinks a predetermined amount of current I


o


to ground.





FIG. 35

is another embodiment of a multi-PAM output driver which combines the circuit of

FIG. 33A

, which eliminates gds distortion, with the circuit of

FIG. 34

to reduce sensitivity to switching noise.




In

FIG. 36

, yet another gds compensated 4-PAM output driver is shown. In the 4-PAM output driver, the A, B, and C signals drive equal-sized NMOS transistors


1018


,


1020


,


1022


having width W. In the present invention, signals B and C also drive NMOS transistors


1024


,


1026


of width W


B


and W


C


, respectively, to compensate for gds distortion. The widths of the NMOS transistors


1024


and


1026


, W


B


and W


C


, respectively, are chosen such that the difference between output levels for adjacent bits is substantially the same, such as ⅓(I·Z


0


). The widths of the transistors


1018


-


1026


have the following relationship:







W




B




<W




C




<<W.






In

FIG. 37A

, a 4-PAM output driver corrects for gds distortion and provides current control. As described above, the signals A, B and C determine the output voltage or symbol in accordance with the gray-coded binary signaling shown in Table 2, above. In addition, three sets of current control calibration bits, CC, CCB and CCC, respectively, determine the amount of current supplied by the output driver for various combinations of A, B and C. The first set of control bits CC provides primary current control, while the second and third sets of current control bits, CCB and CCC, respectively, fine tune the amount of current. The first set of current control bits CC has N bits; the second set of current control bits CCB has n


1


bits; and the third set of current control bits CCC has n


2


bits. In one embodiment, the relationship between the number of current control bits is as follows:








n




1


<


n




2


<


N.








There may be different relationships between N, n


1


and n


2


in alternative embodiments.




Each of the A, B and C signals is associated with a current drive block


1040


to drive a predetermined amount of current associated with the symbol. Each current drive block


1040


includes one or more sets of stacked transistor pairs


1042


that are associated with each set of current control bits for that current drive block


1040


. For example, the current drive block


1040


-


1


that drives the A signal receives current control bits CC. The current drive block


1040


-


2


that drives the B signal receives current control bits CC and CCB. The amount of current supplied by current drive block


1040


-


2


is adjusted for gds distortion using the CCB bits. The current drive block


1040


-


3


that drives the C signal receives current control bits CC and CCC. The amount of current supplied by current drive block


1040


-


3


is adjusted for gds distortion using the CCC bits.




Referring also to FIG,


37


B, a set of stacked transistor pairs


1042


is shown. Each stacked transistor pair


1042


includes two NMOS transistors


1046


,


1048


connected in series. The lower NMOS transistor


1046


connects to one of the A, B, or C signals associated with the current drive block


1040


. The upper NMOS transistor


1048


connects to a current control bit. The lower NMOS transistor


1046


is preferably wider than the upper NMOS transistor


1048


. Because there are N CC bits, there are N stacked transistors pairs. For example, the current control block


1040


has N stacked transistor pairs


1042


-


1


to


1042


-N, and each stacked transistor pair connects to one of the current control bits, CC<


0


> to CC<N−1>.




The transistors of the stacked transistor pairs are binary weighted with respect to a minimum width of W


1


for the upper transistors, and W


2


for the lower transistors. The widths W


1


and W


2


are chosen to determine output characteristics such as output resistance and capacitance. Generally, the widths W


1


and W


2


are chosen such that W


1


is less than W


2


.




The circuit diagram of

FIG. 37B

also applies to the sets of stacked transistor pairs associated with the CCB and CCC current control bits.




As shown in

FIG. 38

, a current control calibration circuit


1050


determines the settings for the current control bits CC, CCB and CCC by selecting a current control reference voltage V


REF


; and comparing the current control reference voltage V


REF


to a voltage at a mid-point between two calibration output voltages V


OUT-1


and V


OUT-2


. The current control calibration circuit


1050


determines settings for each of the sets of current control bits CC, CCB and CCC for each 4-PAM output voltage such that V


OUT-1


and V


OUT-2


provide each adjacent pair of voltage levels to the circuit.




A multiplexor


1052


receives the three 4-PAM reference voltages, V


REFL0


, V


REFM


and V


REFL1


. A select reference voltage signal, SelRef, selects one of the reference voltages as the selected current control reference voltage V


REF


. A comparator


1054


compares the selected current control reference voltage V


REF


to a mid-point voltage V


X


and generates a comparison signal.




To generate the mid-point voltage V


X


, output driver


1




1056


sinks a first amount of current to provide the first output voltage V


OUT-1


and output driver


2




1058


sinks a second amount of current to provide the second output voltage V


OUT-2


. Two passgate pairs


1060


,


1062


, in response to a current control enable and its complementary signal, act as a resistor divider to provide the midpoint voltage V


X


between the first output voltage V


OUT-1


and the second output voltage V


OUT-2


.




A state machine


1064


includes first, second and third counters,


1066


-


1


,


1066


-


2


, and


1066


-


3


, that provide the first, second and third sets of current control bits, CC, CCB, and CCC, respectively. If the comparison signal indicates that the midpoint signal V


X


is greater than the reference voltage V


REF


, the state machine


1064


increments an associated set of current control bits by one to increase the amount of current that is sunk by the output driver, thereby decreasing the midpoint voltage. If the midpoint signal V


X


is less than the current control reference voltage V


REF


, the state machine


1064


decrements the associated current control bits by one, thereby increasing the midpoint voltage.




In one embodiment, the current control bits are calibrated during a power-up sequence. The theory of operation for calibrating the current control bits is as follows. The first set of current control bits CC provide the primary amount of current control for each current control block


1040


. To compensate for gds distortion, the CCB and CCC current control bits fine tune the amount of current associated with the Gray-coded “11” and “10” signals, respectively. The current control bits are calibrated in the following order: CC, CCB, then CCC.




In an alternate embodiment, the current control bits may be calibrated after power-up in response to triggering events, e.g., lapse of a period of time, or in response to a threshold number of errors.




Referring also to

FIG. 32B

, the first and main set of current control bits CC are set using the voltage difference between the “00” and “01” symbols. The first set of current control bits CC are set to provide an amount of current to provide the output voltage for the “01” symbol such that V


REFL0


is placed at the midpoint between the output voltage for the “00” symbol and the output voltage for the “01” symbol. Because the difference in output voltage Vout is the greatest between the “00” and “01” symbols, the voltage difference between the “01” and “11” symbols, as well as the “11” and “10” symbols will then be set equal to the voltage difference of the “00” and “01” symbols during system calibration.




As shown in

FIG. 32B

, because of gds distortion, without compensation, the voltage difference between the “01” symbol and the “11” symbol is less than the voltage difference between the “00” symbol and the “01” symbol. To compensate for the gds distortion, the output voltage for the “11” symbol is decreased by increasing the amount of current sunk by the output driver. The second set of current control bits CCB are set to increase the current sunk by the output driver such that the output voltage becomes equal to the desired voltage level when the midpoint voltage between output voltage for the “01” and “11” is equal to V


REFM


.




Finally, the third set of current control bits CCC is adjusted to compensate for the gds distortion between the voltage associated with the “11” symbol and the voltage associated with the “10” symbol.




Referring to

FIGS. 38

,


39


A and


39


B, the operation of the circuit


1050


including the state machine


1064


will be described. The flowchart of

FIG. 39

uses gray coded output voltages. In step


1070


, the current control enable signal (ccen) and its complement (ccenb) are set to activate the passgate pairs


1060


and


1062


and output the midpoint voltage V


X


, described above.




Three major blocks of steps


1072


,


1074


and


1076


set the current control bits, CC, CCB and CCC, respectively.




In block


1072


, step


1078


sets the initial conditions for determining the settings for the first set of current control bits CC. The state machine


1064


outputs the select reference voltage signal (SelRef) which causes the multiplexor


1054


to output the reference voltage V


REFL0


to the comparator


1054


. A “00” symbol is supplied to output driver


1




1056


by outputting multi-PAM bit selection signals A


1


, B


1


and C


1


with values of zero. A “01” symbol is supplied to output driver


2




1058


by outputting multi-PAM bit selection signals A


2


with a value of one, and B


2


and C


2


with a value of zero. The initial state of the first, second and third current control bits is as follows:








CC


={1 0 0 . . . 0};










CCB


={1 0 0 . . . 0};






and








CCC


={1 0 0 . . . 0}.






The current control bits are initially set such that the stacked transistor pair sinking the most current will be activated.




In step


1080


, the output drivers


1


and


2


output the voltages corresponding to the symbols “00” and “01” and the midpoint voltage V


X


is generated. In step


1082


, the comparator


1054


compares the midpoint voltage V


X


to the selected reference voltage V


REFL0


. When the midpoint voltage is within one least significant bit of the reference voltage V


REFL0


, the first set of current control bit have the proper setting. The state machine


1058


determines that the midpoint voltage V


X


is within one least significant bit of the reference voltage V


REFL0


when the current control bits begin to oscillate between two settings. In other words, the output of the comparator will alternate between a zero and a one.




In step


1084


, when the midpoint voltage V


X


is not within one least significant bit of the reference voltage V


REFL0


, the state machine


1064


augments the first set of current control bits depending on the result of the comparison. The term “augment” is used to indicate either incrementing or decrementing the current control bits. The process proceeds to step


1080


.




If, in step


1082


, the state machine


1064


determines that the midpoint voltage V


X


is within one least significant bit of the reference voltage, the process proceeds to step


1086


to calibrate the second set of current control bits, CCB.




In step


1086


, the initial conditions for calibrating the second set of current control bits CCB are set. The state machine


1064


outputs the select reference voltage signal (SelRef) which causes the multiplexor


1054


to output the reference voltage V


REFM


to the comparator


1054


. A “01” symbol is supplied to output driver


1




1056


by outputting multi-PAM bit selection signals A


1


with a value of one, and B


1


and C


1


with values of zero. A “11” symbol is supplied to output driver


2




1058


by outputting multi-PAM bit selection signals A


2


and B


2


with a value of one, and C


2


with a value of zero. The state of the first set of current control signals CC remains unchanged. The initial state of the second and third sets of current control bits, CCB and CCC, respectively, is as follows:








CCB


={1 0 0 . . . 0};










CCC


={1 0 0 . . . 0}.






In step


1088


, the output drivers


1




1056


and


2




1058


output the voltages corresponding to the symbols “01” and “11”, and the passgate pairs


1060


,


1062


output the midpoint voltage V


X


. In step


1090


, the comparator


1054


compares the midpoint voltage V


X


to the selected reference voltage V


REFM


. When the midpoint voltage is not within one least significant bit of the reference voltage V


REFM


, as described above with respect to V


REFL0


, in step


1092


, the state machine


1064


augments the second set of current control bits CCB by one and the process repeats at step


1086


.




When the midpoint voltage is within one least significant bit of the reference voltage V


REFM


, as described above with respect to V


REFL0


, the second set of current control bits CCB have the proper setting and the process proceed to step


1094


to calibrate the third set of current control bits, CCC.




In step


1094


, the initial conditions for calibrating the third set of current control bits CCC are set. The state machine


1064


outputs the select reference voltage signal (SelRef) which causes the multiplexor


1054


to output the reference voltage V


REFL1


to the comparator


1054


. A “11” symbol is supplied to output driver


1




1056


by outputting multi-PAM bit selection signals A


1


with a value of one, and B


1


and C


1


with values of zero. A “10” symbol is supplied to output driver


2




1058


by outputting multi-PAM bit selection signals A


2


and B


2


with a value of one, and C


2


with a value of zero. The state of the first and second sets of current control signals CC and CCB, respectively, remains unchanged. The initial state of the third sets of current control bits CCC is as follows:







CCC


={1 0 0 . . . 0}.




In step


1096


, the output drivers


1




1056


and


2




1058


output the voltages corresponding to the symbols “11” and “10”, and the passgate pairs


1060


,


1062


output the midpoint voltage V


X


. In step


1098


, the comparator


1054


compares the midpoint voltage V


X


to the selected reference voltage V


REFL1


. When the midpoint voltage is not within one least significant bit of the reference voltage V


REFL1


, as described above with respect to V


REFL0


, in step


1100


, the state machine


1064


augments the third set of current control bits CCC by one and the process repeats at step


1094


.




In step


1098


, when the midpoint voltage is within one least significant bit of the reference voltage V


REFL1


, the appropriate settings for the first, second and third sets of current control bits, CC, CCB and CCC, respectively, are determined and the calibration is complete.




Multi-PAM Receiver




In

FIG. 40

, a 4-PAM receiver


1110


has a most-significant bit (MSB) receiver block


1112


that receives the input voltage Vin and generates the most-significant bit of the 4-PAM signal for the even and odd phases of the system clock. The 4-PAM receiver


1110


also has a LSB receiver block


1114


that receives the input voltage Vin and generates the least-significant bit of the 4-PAM signal for the even and odd phases of the system clock. A receiver timing circuit


1116


generates the precharge and sense signals for the even and odd phases of the system clock in accordance with the timing diagrams and circuitry discussed above. The receiver timing circuit


1116


receives the system clock and provides the precharge and sense signals to the MSB receiver


1112


and LSB receiver


1114


. A bias generator


1118


generates bias voltages used by the receiver timing circuit


1116


, MSB receiver


1112


, and the LSB receiver


1114


.




In the MSB receiver


1112


, the input voltage V


IN


is compared to the reference voltage V


REFM


to generate the MSB. In the LSB receiver


1114


, the input voltage V


IN


is compared to the V


REFL0


and V


REFL1


reference voltages to generate the LSB.




In

FIG. 41

, an embodiment of an MSB receiver


1112


A and LSB receiver


1114


A is shown in more detail. In this implementation, the MSB receiver


1112


A compares the input voltage V


IN


to the reference voltage V


REFM


in the preamplifier


1120


. The MSB preamplifier


1120


receives the input voltage V


IN


and provides two pairs of differential output voltages V


PDATA


and V


PDATAB


, and V


NDATA


and V


NDATAB


, during each phase of the clock cycle for the even and odd MSB integrators


1121


. The MSB preamplifier


1120


will be discussed in further detail below.




The MSB integrators


1121


output two pairs of differential integration voltages on nodes A, B, C, and D. In one implementation, the MSB integrators


1121


use the integrator of FIG.


11


C. In another implementation, the MSB integrators


1121


use the integrator of FIG.


12


. Each MSB integrator


1121


supplies the integration voltages to the corresponding (even or odd) MSB Sense Amplifier


1122


. In one implementation, the MSB sense amplifiers


1122


use the sense amplifier of FIG.


14


A. In an alternate implementation, the MSB sense amplifiers


1122


use the sense amplifier of FIG.


14


B.




In the LSB receiver


1114


A, the LSB preamplifier


1123


compares the input voltage V


IN


to the reference voltages V


REFL0


and V


REFL1


prior to integration. The LSB preamplifier


1123


receives the input voltage V


IN


and provides two pairs of differential output voltages V


PDATA


and V


PDATAB


, and V


NDATA


and V


NDATAB


, during each phase of the clock cycle for the even and odd LSB integrators


1124


. The LSB integrators


1124


and LSB sense amplifiers


1125


are the same as the MSB integrators


1121


and MSB sense amplifiers


1122


, respectively, described above.




In an alternate embodiment, the MSB and LSB integrators,


1121


and


1124


, respectively, are not used, and the sense amplifier of

FIG. 15

is used. In other words, a sense amplifier of FIG.


15


, which performs the integration function within the sense amplifier, replaces each integrator-sense amplifier pair.




As shown in

FIG. 42

, in an alternate embodiment, the MSB preamplifier


1120


and LSB preamplifier


1123


of

FIG. 41

are not used, and the integrators


1126


,


1127


compare the input voltage V


IN


to the reference voltages. The MSB reference voltage V


REFM


is supplied to the MSB integrators


1126


. The LSB reference voltages V


REFL0


and V


REFL1


are supplied directly to the LSB integrators


1127


. The MSB and LSB sense amplifiers,


1128


and


1129


, respectively, are the same as the MSB and LSB sense amplifiers of FIG.


41


. In one implementation, the MSB integrators


1126


use the circuit of FIG.


11


B. In an alternate implementation, the MSB integrators


1126


use the circuit of FIG.


11


C.




Various embodiments of the LSB integrators


1127


will be discussed below. The LSB sense amplifiers


1129


are the same as the MSB sense amplifiers.




In

FIG. 43

, a multi-PAM receiver


1130


receives the multi-PAM symbols transmitted by the output driver. In particular, the 4-PAM receiver


1130


receives and decodes a 4-PAM input signal V


IN


. In the MSB receiver


1112


C, a latching comparator


1132


compares the value of the voltage of the received input signal V


IN


to the reference voltage V


REFM


and latches the value of the result of the comparison B in response to a receive clock signal. In the LSB receiver


1114


C, two latching comparators


1134


and


1136


compare the value of the voltage of the received input signal V


IN


to the reference voltages V


REFL0


and V


REFL1


, and latch the value of the result of the comparison A and C, respectively, in response to the receive clock signal.




The output B from the MSB receiver


1112


C represents the MSB. To decode the LSB, the signals from the comparator outputs B, A, and C are then passed through combinational logic


1138


. The combinational logic


1138


decodes Gray coded signals as shown in Table 2 above. The 4-PAM input receiver incurs additional clock-to-output latency because of the combinational logic


1138


.




The timing of the receive clock signal is such that the latching comparators


1132


-


1136


sample the input data between 4-PAM signal transitions. Because data is sent on both edges of the receive clock, two receiver circuits


1130


are used—one for odd data, and one for even data.




Conventional latching comparators are susceptible to high frequency noise spikes which cause errors during latching, especially in multi-PAM systems. Implementing the latching comparators as integrating receivers, described above, reduces the sensitivity of the output signal to noise because the output signal depends on the integration of the voltage of the input signal V


IN


over most or all of the bit cycle.




In CMOS, the integrator steers integration current according to the relative voltages on the inputs. The ideal saturating integrator does not integrate the difference between the input voltages, but integrates a predetermined amount of current for the time during which one input has a voltage exceeding the voltage on the other input. To improve the integration process, a pre-amplifier conditions the input signals V


IN


to provide a constant differential voltage with a polarity that depends on the relative polarity of the input signals. Therefore, the integrator integrates the integration current based on which of the two inputs has the higher voltage, not the actual voltage difference between the two inputs, e.g., integrating polarity over time, rather than amplitude over time.




A preamplifier can be implemented as a resistor-loaded differential pair which provides a differential voltage +/−ΔV equal to IR, at its outputs. The sense amplifier and latch, described above with respect to

FIG. 14

, operates with the multi-pam integrator, amplifies the result of the integration to the full CMOS voltage level representing a one or a zero, and stores the full CMOS voltage level.




In

FIG. 44

, to reduce the input-to-output latency from the combinational logic


1138


, a preamplifier


1150


combines the function of preamplifying the difference between the input voltage V


IN


and the reference voltages with the function of decoding the 4-PAM input voltages into the MSB and LSB. The preamplifier


1150


is used in the comparator circuit that determines the LSB, while a simple resistor-loaded differential pair is used as the preamplifier in the circuit that determines the MSB. Using the preamplifier


1150


, only two comparators of

FIG. 43

are used to receive a data bit—one comparator for the MSB, the other comparator for the LSB. This circuit also reduces input-to-output latency, uses less chip-area and reduces power consumption.




To produce the LSB from the Gray-coded 4-PAM levels, when the input voltage V


IN


is between that of V


REFL0


and V


REFL1


, the differential transistor pairs


1157


-


1


and


1157


-


2


, provide an output voltage V


LP


equal to the supply voltage V


DD


. When the input voltage V


IN


is not between that of V


REFL0


and V


REFL1


, the differential transistor pairs


1157


-


1


and


1157


-


2


provide an output voltage V


LP


equal to the supply voltage V


DD


minus the bias current i multiplied by the value of the pull-up resistor R. The output voltage V


LP


is supplied to a comparator circuit or an integrating receiver. In an alternate embodiment, the resistor R is replaced with an active load such as a grounded-gate PMOS transistor. In another alternate embodiment, the preamplifier circuit is “flipped” by substituting PMOS current sources and PMOS differential pairs for the NMOS current sources and NMOS differential pairs.




To provide a differential output V


LP


and V


LP













B


, a matching PMOS current source


1156


is used. Table 3 below describes the output voltages as a function of the input voltage V


IN


.
















TABLE 3











V


IN






V


LP






V


LP













B















V


IN


> V


REFL0 > V




REFL1






V


DD


- i R




V


DD









V


REFL0


> V


IN


> V


REFL1






V


DD






V


DD


- i R







V


REFL0


> V


REFL1


> V


IN






V


DD


- i R




V


DD

















In

FIGS. 45A and 45B

, the PMOS current source


1156


of

FIG. 44

is eliminated. It is difficult to build a PMOS current source


1156


(

FIG. 44

) that matches the NMOS current sources


1158


,


1160


(

FIG. 44

) exactly. In combination the NMOS and PMOS preamplifiers,


1170


and


1200


, respectively, provide two pairs of differential output voltages V


NDATA


and V


NDATA













B


and V


PDATA


and V


PDATA













B


for the LSB. Table 4 below describes the output voltages from the preamplifier circuits as a function of the input signal V


IN


.















TABLE 4













NMOS Preamplifier




PMOS Preamplifier







(FIG. 45A)




(FIG. 45B)















VIN




V


NDATA






V


NDATA











B




V


PDATA






V


PDMA













B











V


IN


> V


REFL0


> V


REFL1






V


DD


- i R




V


DD


- 2iR




2iR




i R






V


REFL0


> V


IN


> V


REFL1






V


DD


- 2iR




V


DD


- i R




i R




2iR






V


REFL0


> V


REFL1


> V


IN






V


DD


- i R




V


DD


- 2iR




2iR




i R















FIG. 45A

shows an NMOS preamplifier


1170


for input signals V


IN


having a common mode range close to the supply voltage. Two differential pairs


1172


,


1174


and


1176


,


1178


compare the input signal V


IN


to two reference voltages, V


REFL0


and V


REFL1


, respectively. The reference voltages, signal levels and relative voltage levels were described above. Load transistors


1180


,


1184


, depicted as resistive loads, provide a path for current to flow through the transistors of the differential pairs from the supply voltage V


DD


. The transistors of the first differential pair


1172


,


1174


differentially receive the reference voltage V


REFL0


and the input signal V


IN


at their gates, respectively. The sources of the first differential pair


1172


,


1174


are connected to a current source transistor


1175


which supplies current i in response to the bias voltage V


BiasN


applied to their gates. The drains of the transistors


1172


,


1174


of the first differential pair provide the output V


OUT


, V


OUT













B


. When the difference between the differential input voltage (V


IN


−V


REFL0


) is positive the differential output voltage (V


NDATA


−V


NDATA













B


) is positive.




The transistors of the second differential pair


1176


,


1178


differentially receive the input signal V


IN


and the reference voltage V


REFL1


on their gates, respectively. The sources of the second differential pair


1176


,


1178


connect to a current source transistor


1179


which supplies current i to the second differential pair in response to the bias voltage V


BiasN


on the gate of transistor


1192


. Resistive loads


1180


and


1184


are connected between the supply voltage and the respective drains of the second differential transistor pair


1176


,


1178


. The drains of the second differential pair


1176


,


1178


provide the differential outputs V


NDATA


, V


NDATA













B


. When the difference between the differential input voltages (V


IN


−V


REFL1


) is negative, the differential output (V


NDATA


−V


NDATA













B


) is positive.




To balance the total current swing, another current source transistor


1194


provides additional current to V


NDATA













B


via transistor


1196


. Transistor


1196


is added to simply improve the current matching to transistors


1175


and


1179


.




The circuit of

FIG. 45A

implements a comparator function within the preamplifier to determine when the input signal V


IN


is less than V


REFL0


and greater than V


REFL1


, (i.e., between V


REFL0


and V


REFL1


). When the input signal V


IN


is within this range, transistors


1172


and


1176


are active and transistors


1174


and


1178


are inactive. Under these conditions, the current flowing through resistor


1180


Ia is equal to 2I, and the current flowing through resistor


1182


Ib is equal to I. The differential output voltage (V


NDATA


−V


NDATA













B


) is equal to the negative of the product the current I multiplied by the resistance R (i.e., −IR). When the input voltage V


IN


is outside of the range defined by V


REFL0


and V


REFL1


, either transistors


1172


and


1178


are active or transistors


1174


and


1176


are active, while the other transistors in the differential pairs are inactive. Under these conditions, the current Ia is equal to I, Ib is equal to 2I, and the differential output voltage (V


NDATA


−V


NDATA













B


) is equal to the product of the current I and the resistance R (i.e., +IR).




In

FIG. 45B

, a preamplifier


1200


is used for input signals having a common mode range closer to ground. The circuit of

FIG. 45B

is a PMOS implementation of the circuit of

FIG. 45A. A

first differential pair


1202


,


1204


receives the input voltage V


IN


and the reference voltage V


REFL0


on its gates and produces output voltages V


PDATA


and V


PDATA













B


on its drains. When the differential input (V


IN


−V


REFL0


) is positive, the sign of the difference of the differential output voltages (V


PDATA


−V


PDATA













B


) is positive. The first differential pair


1202


,


1204


is supplied with current from current source transistor


1206


. The current source transistor


1206


is biased by V


BIASP


on its gate and is connected between the supply voltage V


DD


and the sources of transistors


1202


,


1204


. A pair of load resistors


1208


and


1210


having resistance R is connected between the drains of transistors


1202


,


1204


, respectively, and ground. A second differential pair


1212


,


1214


receives the input voltage V


IN


and the reference voltage V


REFL1


on its gates and produces differential outputs V


PDATA


and V


PDATA













B


such that when the sign of the difference of the differential input voltages (V


IN


−V


REFL1


) is negative, the sign of the difference of the differential output voltages (V


PDATA


−V


PDATA













B


) is positive. Resistors


1216


and


1218


with resistance R are connected between the drains of the second differential pair


1212


,


1214


, respectively, and ground. A current source transistor


1220


is connected between the supply voltage V


DD


and the sources of second differential pair


1212


,


1214


, and supplies current I. Another current source transistor


1222


supplies current I to V


PDATA


via transistor


1224


which is biased in the active state by V


REFL1


. Current source transistors


1206


,


1220


, and


1222


have their gates connected to bias voltage V


BiasP


.




When the input signal V


IN


is less than V


REFL0


and greater than V


REFL1


(i.e., the input signal is in a range between the two reference voltages), the current flowing through resistors


1208


and


1210


, Ia is equal to I and Ib is equal to 2I, respectively, and the differential output voltage (V


PDATA


−V


PDATA













B


) is equal to the negative product of the current I and resistance R (−IR). When the input signal V


IN


is outside of the range defined by the reference voltages V


REFL0


and V


REFL1


, the current Ia flowing through resistor


1108


is equal to 2I and the current Ib flowing through resistor


1210


is equal to I. The differential output voltage (V


PDATA


−V


PDATA













B


) is equal to the product of the current I and resistance R (+IR). The preamplifier


1200


performs a comparator and amplifier function similar to preamplifier


1170


of FIG.


45


A. When the preamplifiers of

FIGS. 45A and 45B

are both used, the preamplifiers provide a pair of differential voltage outputs, and each preamplifier operates at a different common mode voltage for use by the integrator.




In

FIG. 46

, a 4-PAM preamplifier for the MSB receives the input signal V


IN


, compares the input signal to a predetermined voltage V


R


, and provides two pairs of differential output voltages, V


NDATA


and V


NDATA













B


, and V


PDATA


and V


PDATA













B


, for the MSB. In one embodiment, the predetermined voltage V


R


is equal to the complement of the input voltage V


IN













B


. In an alternate embodiment, the predetermined voltage V


R


is equal to V


REFM


. A PMOS preamplifier


1252


provides outputs V


PDATA


and V


PDATA













B


. An NMOS preamplifier


1254


provides outputs V


NDATA


and V


NDATA













B


. The PMOS and NMOS preamplifiers


1252


and


1254


operate in the same way as the PMOS and NMOS preamplifiers


1200


and


1170


of

FIGS. 45A and 45B

, respectively, except that the predetermined voltage V


R


is used, and the load resistors R are implemented with transistors.




In a receiver, the preamplifier


1250


of

FIG. 46

can be used with the integrators of

FIGS. 11C and 12

. In addition, the preamplifier


1250


can be used directly with the sense amplifier of FIG.


15


.




A Multi-PAM Integrator




In

FIG. 47

, a LSB folded integrator


1330


combines the function of comparing the reference voltages with the integration process. In particular, the integrator


1330


is used to determine the LSB. The PAM input signal may be supplied directly to the integrator


1330


via the bus without going through the preamplifier. Alternately a multi-PAM preamplifier, discussed above, conditions the received 4-PAM input signal for subsequent integration.




To determine the MSB of the 4-PAM signal, the integrator of

FIGS. 11A

,


11


B or


13


can be used without change, or, alternately, by supplying the middle reference voltage V


REFM


, discussed above, to the V


IN













B


input.




The integrator


1330


receives a multi-level input signal V


IN


and compares that signal against two voltage reference levels V


REFL0


and V


REFL1


to implement a comparator function in combination with the integrator function. The circuit of

FIG. 47

is similar to the circuit of

FIG. 11B

except that two current-steering transistor pairs and two current sources are added. These additional current-steering pairs and current sources implement a window comparator to determine whether the multilevel input signal V


IN


is within a predefined range of voltage levels. In combination with the second integrator that determines the MSB, each of the four conditions of V


IN


, discussed above, is decoded.





FIG. 48

shows the various voltage reference levels V


REFL0


, V


REFM


and V


REFL1


, the four states V


IN


<V


REFL1


, V


REFL1


<V


IN


<V


REFM


, V


REFM


<V


IN


<V


REFL0


and V


IN


>V


REFL0


, and the two bits, the MSB and LSB, which are derived from comparing the input signal V


IN


with these voltage levels of the four states. The integrator of

FIG. 47

compares the input signal V


IN


against the upper and lower reference voltages, V


REFL0


and V


REFL1


, respectively, to determine the least significant bit, LSB, for the four states. Another integrator compares V


IN


to the middle voltage V


REFM


to determine the most significant bit, MSB, for the four states. Any of the integrators described above may be modified to perform this comparison by supplying V


IN


and the reference voltage V


REFM


as the differential input signal.





FIG. 48

also shows the value of the current flowing i


A


, i


B


, i


C


, and i


D


through the integration nodes of the integrator of

FIG. 47

for each state. When the input voltage V


IN


is between V


REFL0


and V


REFL1


, the currents i


A


, i


B


, i


C


, and i


D


are equal to 2i, i, i, and 2i, respectively. When the input voltage V


IN


is not between V


REFL0


and V


REFL1


, the current i


A


, i


B


, i


C


, and i


D


is equal to i, 2i, 2i, and i, respectively.




Referring back to

FIG. 47

, a first current-steering transistor pair


1332


,


1334


provides a path for current i from the current source


1336


to flow to integration nodes A and B and a second current-steering transistor pair


1338


,


1340


provides a path for current i from current source


1342


to flow to capacitive elements


436


,


438


connected to integration nodes A and B, respectively. The capacitive elements


436


,


438


were described above. An additional current source


1344


provides current i to node B via transistor


1346


which is biased on by voltage V


REFL1


. A precharge circuit


460


, discussed above with respect to

FIG. 11B

, precharges integration nodes A and B to ground.




A third current-steering transistor pair


1352


,


1354


provides a path for current i to flow from the capacitive element


436


at integration node C through the current source


1156


to ground. A fourth current-steering transistor pair


1358


,


1360


provides a path for current i to flow from current source


1362


from the capacitive element


438


at integration node D. An additional current source


1364


sinks current from integration node C via transistor


1366


which is biased in the active state by reference voltage V


REFL0


. The precharge circuit


460


precharges integration nodes C and D to the supply voltage V


DD


. The current sources,


1336


,


1342


,


1344


,


1356


,


1362


,


1364


source or sink the same amount of current i.




Referring also to

FIG. 48

, the states of the integrator are distinguishable, as follows. When V


IN


is greater than V


REFL0


or less than V


REFL1


node A is charged with current i, node B is charged with current 2i, node C is discharged with current 2i and node D is discharged with current i. When V


IN


is less than V


REFL0


and greater than V


REFL1


, node A is charged with current 2i , node B is charged with current i, node C is discharged with current i, and node D is discharged with current 2i. When V


IN


is between V


REFL0


and V


REFL1


the output voltage V


OUT


of the integrator, which is defined by the following relationship: (V


A


−V


B


)+(V


C


−V


D


), is interpreted as a logical one, otherwise the output voltage V


OUT


is interpreted as a logical zero by a subsequent sense amplifier, such as the sense amplifier


600


of

FIG. 14

, and stored in the latch


650


(FIG.


14


).




In an alternate embodiment, integration nodes A and C are connected to one end of the capacitive element


436


, while the other end of the capacitive element


436


is connected to ground; and, integration nodes B and D are connected to one end of the capacitive element


438


, while the other end of the capacitive element


438


is connected to ground.




In another embodiment, the integration nodes of the multi-PAM integrator


1330


are coupled to the equalization circuit


900


of

FIG. 26A

to compensate for inter-symbol interference. In another alternate embodiment, the voltage offset cancellation circuit


930


of

FIG. 27A

is coupled to the integration nodes of the multi-PAM integrator


1330


. In yet another alternate embodiment, the static current sources


940


are coupled to the integration nodes of the multi-PAM integrator


1330


. Alternately, the delta-capacitor circuit


944


of

FIG. 28D

is coupled to one of the integration nodes of the multi-PAM integrator


1330


.




The multi-PAM receiver system works in accordance with the timing diagram of FIG.


8


. In another embodiment, the multi-PAM receiver system is used as the receivers


780


in the multi-phased configuration of

FIG. 24

, and operated in accordance with the timing diagram of FIG.


25


.




In an alternate embodiment, the timing diagram of

FIG. 16

applies to the multi-PAM receiver system. In yet another embodiment, the circuit to generate the “reliable data window” of

FIG. 17B

is used with the multi-PAM receiver system. In yet another alternate embodiment, the multi-PAM integrating receiver is used as a phase detector in the clock recovery circuit


751


of FIG.


18


. Alternately, the adjustment system of

FIG. 20

sets the timing of each receiver in a system having multiple integrating receivers. In an alternate embodiment, the adjustment circuit of

FIG. 23A

adjusts the timing of the precharge and sense signals for a set of pins that receive incoming signals.




A Multi-PAM Reference Voltage Generator




In

FIG. 49

, a 4-PAM reference voltage generator


1380


generators the multi-PAM reference voltages V


REFL0


, V


REFM


and V


REFL1


from external voltages V


TERM


and V


REF


supplied on input pins


1382


,


1384


, respectively. Unity gain amplifiers


1386


,


1388


receive and output the input voltages V


TERM


and V


REF


, respectively. A voltage divider, including series-connected resistors R


1


, R


2


, and R


3


, is coupled between the outputs of the unity gain amplifiers


1386


and


1388


. The lowest voltage V


REF


is selected to drive V


REFL1


via a power driver


1390


. Power drivers


1392


,


1394


are coupled between resistors R


3


, R


2


and R


2


to provide reference voltages V


REFL0


and V


REFM


, respectively. The power drivers


1390


-


1394


are connected as unity gain amplifiers.




In one embodiment, the resistor values are selected such that resistors R


2


and R


3


have twice the resistance of resistor R


1


, and V


REF


, which is supplied externally, is equal to the desired V


REFL1


voltage.




An Exemplary Multi-PAM Receiver Timing Circuit




In

FIG. 50

, the receiver timing circuit


1116


of

FIG. 40

is shown. The receiver timing circuit


1116


operates in accordance with the timing diagram of FIG.


17


C. The system clock is input to a phase splitter


1402


to generate phase aligned true and complementary system clock signals. Receiver delay generators


1404


delay the true and complementary signals in accordance with the window control signals. Phase splitters


1406


generate the true and complementary precharge signals for the odd and even data.




Because the receiver delay generators provide a fixed or “overhead” delay in addition to the specified delay, delay element


1407


provides that same amount of delay to the true system clock signal to generate the sense signal to provide a desired phase relationship between the precharge and sense signals. To generate the sense signal, a delay element


1407


delays the true system signal for the same amount of time as the receiver delay generators


1404


. In one implementation of delay element


1407


, the true system clock is delayed by four inverters


1408


, which provide the same delay as the fixed or inherent delay of delay generator blocks


1404


. Two phase splitters


1410


generate the true and complementary sense signals for the even and odd data. In an ideal embodiment, the receiver delay generators


1404


do not provide the fixed amount of delay in addition to the specified delay, and the delay element


1407


is not used.




In

FIG. 51

, a circuit diagram of one embodiment of a receiver delay generator


1404


is shown. Three window control signals (Window Control


0


, Window Control


1


and Window Control


2


) determine the amount of delay to the input signal. The input signal is supplied to a multiplexor


1416


through two paths, a first path includes a first set of three inverters


1418


, and a second path includes a second set of inverters


1418


and the first set of inverters


1420


. Window control


2


selects either the first or second path, whereas Window Control


0


and Window Control


1


adjust the fan-out seen by inverters


1418


-


1


and


1418


-


2


.




To increase the amount of delay, selectable delay elements


1422


are connected to the nodes


1423


-


1


,


1423


-


2


between the inverters of the first set of inverters


1418


. Window control


1


controls selectable delay elements


1422


-


1


and


1422


-


2


. Window control


2


controls selectable delay elements


1422


-


3


and


1422


-


4


. Pairs of selectable delay elements are binary weighted. Selectable delay elements


1422


-


3


and


1422


-


4


add twice as much delay as selectable delay elements


1422


-


1


and


1422


-


2


. Each selectable delay element increases the amount of delay to the input signal. Since the selectable delay elements are the same, except for the binary weighting, the operation of selectable delay element


1422


-


1


will be described. When window control


1


is activated, passgate pair


1424


becomes active and couples a delay element


1426


to the first set of inverters


1418


. In the delay element


1426


, first and second delay blocks,


1428


and


1430


, respectively, are connected in series between the supply voltage and ground. The first delay block


1428


includes a PMOS transistor


1432


with its source and drain connected together to the supply voltage. The second delay block


1430


includes an NMOS transistor


1438


with its source and drain connected together to ground.




By adding capacitive load to the input signal path, the input signal is delayed. The amount of delay is proportional to the capacitive load added to nodes


1423


-


1


and


1423


-


2


.




An Exemplary Multi-PAM System




In

FIG. 52A

, a semiconductor device


1450


uses the multi-PAM output drivers and receivers of the present invention. A control path


1452


receives a control signal from a control input/output (I/O) pin


1454


. Control signals are received on both the odd and even phases of the system clock. An odd mode integrating receiver


1456


determines the control signals in the odd phase, while an even mode integrating receiver


1458


determines the control signals during the even phase. Except for being active on different phases, the even and odd mode integrating receivers,


1456


and


1458


, respectively, are the same.




In the odd mode integrating receiver


1456


, one series of components


1460


decodes the MSB from the control signal, and a second series of components


1462


decodes the LSB from the control signal. Each series of components includes a multi-PAM preamplifier


1464


, a multi-PAM integrator


1466


and a latch


1468


, which were discussed above. As discussed above, in the second series of components


1462


that determine the LSB, the preamplifier


1464


-


2


includes additional logic


1470


. The decoded control signals are supplied to an I/O controller


1472


.




In the data path


1455


, a data signal is received on a data I/O pin


1474


. As discussed above, even and odd data are received and decoded by an odd mode integrating receiver


1476


and an even mode integrating receiver


1478


. The data path


1455


includes an odd mode output driver


1480


and an even mode output driver


1482


to output a multi-PAM signal onto the data bus


1474


. Except for being active in different phases of the system clock, the odd and even mode output drivers,


1480


and


1482


, respectively, are the same.




In the odd mode output driver


1480


, a logic circuit


1484


, discussed above, receive the odd LSB and MSB from another circuit, such as a memory


1486


. The logic circuit


1484


generates the multi-PAM A, B, and C signals, discussed above, which are supplied to the multi-PAM decoder


1488


. The multi-PAM decoder


1488


outputs three voltage levels V


A


, V


B


and V


C


which are supplied to an output driver


1490


.




The I/O controller


1472


communicates with the memory


1486


to synchronize the timing of the control signals and data signals.




Referring back to

FIG. 41

, in an alternate embodiment, the even and odd mode integrating receivers for the control


1452


and data path


1455


share a single a single preamplifier. In another alternate embodiment, no preamplifier is used as shown in FIG.


42


.





FIG. 52B

is a block diagram of a chip using an alternate embodiment of the multi-PAM receiver system of the present invention. This embodiment is the same as

FIG. 52A

except that the same output driver


1490


is used to drive both even and odd mode data.




Automatic Detection of a Multi-PAM Mode




In

FIG. 53

, a package and circuit configuration are used to automatically detect whether a device is installed in a 2-PAM or a 4-PAM system. The bottom of the device package


1500


has a “footprint” of metal contacts


1502


. In particular, two contacts


1504


and


1506


are used to determine whether the package is installed in a 2-PAM or a 4-PAM system. In a 2-PAM system, the contacts


1504


and


1506


will not be connected to the reference voltages V


REFL0


and V


REFL1


, respectively. In a 4-PAM system, the contacts


1504


and


1506


will be connected to the reference voltages V


REFL0


and V


REFL1


, respectively. In the device, transistors


1508


,


1510


are weak transistors to pull-up and pull-down lines


1512


and


1514


to the supply voltage and ground, respectively. In a 2-PAM system, when the reference voltages V


REFL0


and V


REFL1


are not supplied, lines


1512


and


1514


are at ground and the supply voltage, respectively; therefore the comparator


1516


outputs a zero as the mode signal. In a 4-PAM system, when the reference voltages V


REFL0


and V


REFL1


are supplied, lines


1512


and


1514


are at V


REFL0


and V


REFL1


, respectively; therefore the comparator


1516


outputs a one as the mode signal, and 4-PAM mode is enabled.




A Multi-PAM Device and Bus




In

FIG. 54A

, to provide compatibility with 2-PAM legacy systems and 4-PAM systems, an exemplary slave device


1518


is capable of operating at either 2-PAM or 4-PAM in accordance with an embodiment of the present invention. A control block


1519


provides control signals on control signal lines of the bus. The control signals operate at 2-PAM. Data interface blocks


1520


drive and receive subsets of the data signals on the data bus. In one implementation, each subset of data is one byte. Each data interface block


1520


can operate at both 2-PAM and 4-PAM. In one embodiment, the circuit of

FIG. 53

determines whether the slave device operates at 2-PAM or 4-PAM.





FIG. 54B

is a diagram of an exemplary legacy data bus operating at 2-PAM using the device of FIG.


54


A. The master device


1521


and memory devices


1522


operate at 2-PAM.





FIG. 54C

is a diagram of an exemplary data bus operating at 4-PAM using the device of FIG.


54


A. The master device


1524


and memory devices


1526


operate at 4-PAM.




Controlling the Data Rate in a 2-PAM/4-PAM System




In

FIG. 55

, a multi-PAM bus


320


connects the memory controller


321


to memories


322


. In the memory controller


321


, the bus output drivers


323


and receivers


324


can operate in either 2-PAM or 4-PAM mode. In one embodiment, the control, address and data signals use the same multi-PAM mode, such as 4-PAM. However, because 4-PAM may be more susceptible to errors from noise than 2-PAM, to improve system reliability, in another embodiment, the control signals use the 2-PAM mode.




Additionally, the data may alternate between 2-PAM mode and 4-PAM mode. By setting the LSB to zero and using the MSB to transmit data, 4-PAM signaling is converted to 2-PAM signaling. 2-PAM signaling reduces the data rate by one-half, but increases the signal voltage margins.




To control the data rate, at the beginning of system operation, a pattern generator


1530


exchanges data with the memories


322


, and determines the error rate. If the error rate is above a predetermined threshold, 2-PAM signaling is used. In one implementation, the pattern generator periodically determines the error rate, and determines whether to operate the system at 2-PAM or 4-PAM.




In

FIG. 56

, a flowchart of a method for determining whether to operate a data bus


320


(

FIG. 55

) at 2-PAM or 4-PAM is shown. In step


1550


, at system start-up, the bus controller


321


(

FIG. 55

) configures the system for 4-PAM signaling. In step,


1552


, the pattern generator


1530


of the bus controller


321


(

FIG. 55

) transmits a data sequence to the memories


322


(FIG.


55


). In step


1554


, the pattern generator


1530


(

FIG. 55

) reads the data sequence from the memories


322


(FIG.


55


). In step


1556


, the number of errors, if any, and the error rate of the data sequence is determined. In step


1558


, if the number of errors is less than a first threshold, the bus controller


321


configures the system for 4-PAM signaling; otherwise the bus controller


321


configures the system for 2-PAM signaling. In step


1560


, the bus controller


321


waits for a predetermined period of time. In step


1562


, the bus controller


321


configures the system for 4-PAM signaling, then repeats the process at step


1552


.




Error Correction




Transmission errors in a multi-PAM system can be corrected both by changing PAM modes and by changing the speed of the bus.




As shown in

FIG. 57

, a method for correcting for errors in the Multi-PAM system of

FIG. 55

is shown. In step


1570


, the system is operated at 4-PAM. In step


1572


, if an error occurs, the LSB and MSB are switched and the system continues to operate at 4-PAM. In other words, a first binary digit is assigned as the LSB, and a second binary digit is assigned as the MSB. To switch the LSB and MSB, the first binary digit is assigned as the MSB and the second binary digit is assigned as the LSB in both the transmitter (output driver) and receiver. In this way, the signature of the transmitted data is changed, and the error may be corrected. In step


1574


, if another error occurs, the system is then operated at 2-PAM, which is standard binary signaling. In step


1576


, if yet another error occurs, the speed of the data bus is reduced, and the system continues to operate at 2-PAM. In step


1578


, while the system is operating, the error-free time is continuously monitored and measured. When the error-free time equals a first predetermined time, the speed of the data bus is increased, and the system continues to operate at 2-PAM. Repeatedly, when the error-free time equals a second predetermined time, the speed of the data bus is increased, the second predetermined time is incremented, and the system continues to operate at 2-PAM, until the second predetermined time equals a PAM threshold value. When the second predetermined time equal the PAM threshold value, the system is operated at 4-PAM.




In an alternate embodiment, when an error occurs, the bus speed is reduced by one-half and data is re-transmitted using 4-PAM. If the first re-transmission fails, the system changes to 2-PAM mode and remains at the reduced bus speed.




Bidirectional Simultaneous Transmission




In

FIG. 58

, in one embodiment, the multi-PAM receiver is used to support simultaneous bidirectional communication in which multiple output drivers simultaneously drive the same bus signal line. A signal line


320


-


1


of a bus is attached to the memory controller


321


and a memory


322


. The memory controller


321


and the memory


322


have bus output drivers


323


and receivers attached to the signal line


320


-


1


. Both output drivers


323


simultaneously transmit a 2-PAM signal. The 2-PAM signals are effectively added on the bus. Since the memory controller


321


and the memory


322


know what signal it transmitted on the bus at any time, the memory controller


321


and the memory


322


can subtract its own signal from the received signal. In this way the effective data rate of the signal line


320


-


1


is doubled.




To achieve the bidirectional bus, three voltage levels need to be present on the bus. However, this makes it difficult for any other device on the bus to discern a single “one” level. A device in the middle of the bus would be unable to determine which other component is transmitting the data. This problem is overcome by using a 4-PAM bus, and requiring that one device transmit a “one” to two-thirds of the full voltage swing, and the other device transmit a “one” to one-third of the full voltage swing. In this way, devices in the middle of the bus can determine, from the voltage levels, which other device is transmitting information.




In

FIG. 59

, a timing diagram shows the superposition of the signals. Using the multi-PAM receiver, the sequence of the superimposed data bits can be determined.




The efficiency of a memory subsystem often depends on the ratio of read operations to write operations. In typical memory systems, a read operation can immediately follow a write operation without a delay; however, a write operation followed by a read operation must wait a predetermined amount of time before the read operation. At a minimum, the predetermined amount of time is one clock cycle. As the frequency of switching from write to read operations increases, the effective bus efficiency decreases. Using simultaneous bidirectional transmission, an application that operates the bus at a fifty percent data rate (in each direction) can allow the bus to be one hundred percent efficient. Thus, by switching from 4-PAM transmission to simultaneous bidirectional transmission, the efficiency can be improved.




In another embodiment, 4-PAM encoding represents two streams of binary data, such that two reads or two writes from two different memory locations are encoded on the bus during a single data cycle. Such a memory has two data ports. In one embodiment, the ports are for half of the memory such that each port retrieves data from only one-half of the memory. A bidirectional mode bit that is set by the system determines whether the system operates in the simultaneous bidirectional mode, or one of the PAM modes. The system chooses the mode that maximizes efficiency depending on the mix of read and write operations in the application. For an application with an equal percentage of reads and writes, simultaneous bidirectional transmission would be chosen. For an application with significantly more reads than writes, 4-PAM transmission would be chosen. An example of an application with equal percentages of reads and writes is a data buffer. An example of an application having significantly more reads than writes is a look-up table.




Multi-PAM Receiver Testing Method




Conventional digital testing involves the use of 2-PAM signals, so a means for evaluating Multi-PAM signals must be devised. A 2-PAM signal may be characterized by its “eye” diagram. The “eye” diagram represents the ranges of transmission voltages and signal transmission times for which data transmission is successful. The width of each “eye” represents the range of signal transition times, as compared to an ideal center time, which still results in successful data transmission. The height of each “eye” represents the amount of voltage error and noise that the device under test can tolerate. In general, the larger the “eye”, the better the device characteristics. A larger “eye” means larger timing and voltage margins and increased tolerance to noise and timing skew.




Testing determines the range of transmission voltages and signal transition times for which the device under test can successfully receive data and compares this region to some voltage and timing criteria appropriate for the system. Receiver testing may be done by repeatedly sending data to the device under test using different transmission voltages and signal transmission times and measuring the region for which transmission was successful. As shown in

FIG. 60A

, a 4-PAM signal has six possible distinct, 2-PAM transitions. Each of these transitions will have its own “eye” pattern.




Receiver testing may be done by individually measuring the six eyes and comparing each of them to timing and voltage criteria. As shown in

FIG. 60B

, after determining the “eye” for each transition, the corresponding eye patterns are overlayed (e.g., logically ANDed together) to generate the overall device performance characteristics.




Although the present invention has been described in considerable detail with reference to certain preferred versions thereof, other versions are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the preferred versions contained herein.



Claims
  • 1. A bus receiver comprising:an integrator to accumulate charge in accordance with an input signal during an integration time interval defined by a start integration timing event and an end integration timing event to produce an output voltage; and a sense amplifier to sample and convert the output voltage from the integrator into a logic signal representing a state of the input signal in response to a sensing timing event that is substantially concurrent with the end integration timing event.
  • 2. The bus receiver of claim 1 wherein the integrator includes integration nodes to accumulate charge by charging and discharging respective ones of the integration nodes in accordance with the input signal.
  • 3. The bus receiver of claim 1 wherein the integrator comprises:a plurality of current steering blocks; and a plurality of capacitive elements coupled to the current steering blocks, each capacitive element having integration nodes to accumulate charge, wherein during the integration time interval, at least one of the current steering blocks adjusts a charge on at least one integration node in accordance with the input signal to generate the output voltage.
  • 4. The bus receiver of claim 1 wherein the integrator comprises:a first current steering block; a second current steering block; and first and second capacitive elements, having integration nodes, coupled between the first and the second current steering blocks, such that during the integration time interval the first and the second current steering blocks adjust a charge on at least one integration node in accordance with the input signal to generate the output voltage.
  • 5. The bus receiver of claim 4 further comprising:a first current source, coupled to the first current steering block, to provide a first current; and a second current source, coupled to the second current steering block, to provide a second current, such that during the integration time interval the first and the second current steering blocks adjust the charge across the capacitive elements in accordance with the first current and the second current.
  • 6. The bus receiver of claim 5 wherein the first current is substantially the same as the second current.
  • 7. The bus receiver of claim 3 wherein the input signal has a low voltage and a high voltage, wherein at least one of the current steering blocks adjusts the charge of at least one integration node when the input signal has a common mode voltage that falls between the low voltage and the high voltage.
  • 8. The bus receiver of claim 1 wherein a first edge of a clock signal defines the start integration timing event and a second edge of the clock signal defines the end integration timing event, wherein the second clock signal edge activates the sense amplifier to sample and convert the output voltage from the integrator into the logic signal.
  • 9. The bus receiver of claim 1, wherein the start integration timing event and the end integration timing event are synchronized to a system clock having a system clock period, and a time between the start integration timing event and the end integration timing event is less than or equal to one-half of the system clock period.
  • 10. The bus receiver of claim 1, wherein the start integration timing event and the end integration timing event are synchronized to a system clock having a system clock period, further comprising:a latch to store the logic signal from the sense amplifier such that an output interval defined by the sensing timing event to a time when the latch outputs the stored logic signal is less than or equal to one half-cycle of the system clock period.
  • 11. The bus receiver of claim 10 wherein a time from the start integration timing event to when the latch outputs the stored logic signal is less than the system clock period.
  • 12. The bus receiver of claim 1 wherein the integrator integrates a predetermined amount of current in accordance with a polarity of the input signal to produce the output voltage.
  • 13. The bus receiver of claim 1 wherein the input signal is a differential signal and the integrator integrates a predetermined amount of current in accordance with a polarity of the voltage difference of the differential input signal to produce the output voltage.
  • 14. The bus receiver of claim 1 wherein the integrator integrates a predetermined amount of current in accordance with a polarity of the input signal with respect to a reference voltage to produce the output voltage.
  • 15. The bus receiver of claim 1 further comprising:a preamplifier to receive an unconditioned input signal, and conditions the unconditioned input signal to generate the input signal.
  • 16. The bus receiver of claim 1 further comprising:a preamplifier to receive an unconditioned input signal, conditions the unconditioned input signal to provide the input signal to the integrator, wherein the input signal includes two pairs of differential conditioned signals, wherein the integrator accumulates the charge in accordance with the polarity of the two pairs of differential conditioned signals, wherein the output voltage includes two pairs of differential integrated signals, and the sense amplifier determines the logic signal representing the state of the input signal in accordance with the two pairs of differential integrated signals.
  • 17. The bus receiver of claim 1 wherein the output voltage of the integrator includes two pairs of differential integrated signals, and the sense amplifier receives the two pairs of differential integrated signals and determines the logic signal representing the state of the input signal in accordance with the two pairs of differential integrated signals.
  • 18. The bus receiver of claim 2 further comprising:a precharge circuit to precharge the integration nodes to a predetermined charge.
  • 19. The bus receiver system of claim 1 wherein the integrator accumulates the output voltage on one or more pairs of integration nodes, further comprising:a compensation circuit to provide a predetermined amount of charge to at least one integration node sufficient to compensate for parasitic capacitance between the integration nodes.
  • 20. The bus receiver of claim 1, wherein the integrator accumulates the output voltage on integration nodes, the input signal includes a first bit and a second bit, the first bit being received during a first bit time, the second bit being received during a second bit time, the second bit time being after the first bit time, the integrator accumulates a first output voltage for the first bit on the integration nodes during the first bit time, further comprising:an equalization circuit to adjust an initial charge on the integration nodes based on the first output voltage prior to the second bit time to compensate for inter-symbol interference between the first bit and the second bit.
  • 21. The bus receiver of claim 1, wherein the integrator accumulates the output voltage on integration nodes, further comprising:a voltage offset cancellation circuit coupled to the integration nodes to alter a precharge voltage at the integration nodes.
  • 22. The bus receiver of claim 1 wherein the integrator operates synchronously with respect to a system clock having a first edge and a second edge, and further comprising:a timing adjustment circuit to delay the start integration timing event with respect to the first edge of the system clock, and the sensing timing event is synchronous with the second edge of the system clock.
  • 23. An integrating receiver comprising:a preamplifier to receive an unconditioned input signal, condition the unconditioned input signal to provide a conditioned input signal to the integrator, wherein the input signal includes two pairs of differential conditioned signals; and a sense amplifier including capacitive elements having integration nodes to accumulate charge in accordance with the input signal during an integration time interval defined by a start integration timing event and an end integration timing event to produce an integration voltage, and to sample and convert the integration voltage into a logic signal representing a state of the input signal in response to a sensing timing event that is substantially concurrent with the end integration timing event.
  • 24. The integrating receiver of claim 23 further comprising:a precharge circuit to precharge the integration nodes to a predetermined charge.
  • 25. A memory comprising:a plurality of bus receivers outputting a plurality of logic signals, each receiver including: an integrator to accumulate charge to produce an output voltage in accordance with an input signal during an integration time interval defined by a start integration timing event and an end integration timing event; a sense amplifier to sample and convert the output voltage from the integrator into one of the logic signals that represents a state of the input signal in response to a sensing timing event substantially concurrent with the end integration timing event; and a plurality of memory cells to store signals representing a state of the plurality of logic signals.
  • 26. The memory of claim 25 wherein a clock signal defines the start integration timing event and end integration timing event with clock signal edges, wherein the same clock signal edge that ends the integration time interval activates the sense amplifier to sample and convert the output voltage from the integrator into a logic signal.
  • 27. The memory of claim 25, wherein the start integration timing event and the end integration timing event are based on a system clock having a system clock period, and a time between the start integration timing event and the end integration timing even is less than or equal to one-half of the system clock period, further comprising:a latch to store the logic signal from the sense amplifier in response to the sensing timing event, such that an output interval defined by the sensing timing event to a time when the latch outputs the stored logic signal is less than one half-cycle of the system clock period, wherein each memory cell receives the logic signal from the latch.
  • 28. The memory of claim 25 further comprising:a preamplifier coupled to receive the input signal, the preamplifier providing a conditioned input signal.
  • 29. A memory comprising:a plurality of bus receivers outputting a plurality of logic signals, each receiver including: a preamplifier for receiving an external data signal, the preamplifier providing an input signal on a first pair of outputs and a second pair of outputs; the input signal having an associated polarity; an inverter having an input for receiving a precharge signal, the inverter inverting the precharge signal to provide a first control signal having a first predetermined voltage and a second control signal having a second predetermined voltage; a sense amplifier including: a first pair of pass transistors connected between the first pair of outputs of the preamplifier and a first pair of integration nodes, the first pair of pass transistors each having a control input receiving the first control signal; a second pair of pass transistors connected between the second pair of outputs of the preamplifier and a second pair of integration nodes, the second pair of pass transistors each having a control input receiving the second control signal; a first capacitive element coupled between a pair of integration nodes; a second capacitive element coupled between another pair of integration nodes; wherein a transition of the precharge signal starts an integration interval during which voltage is accumulated on the integration nodes, the sense amplifier converts the voltage at the integration nodes into a logic signal during a sensing interval in response to a transition of a sense signal, the logic signal representing the polarity of the input signal, and the receiver system provides the logic signal after the transitions of the precharge signal and sense signals; and a plurality of memory cells store the plurality of logic signals.
  • 30. A multiple receiver system comprising:a first and a second receiver to receive an input signal including a first input bit and a second input bit, the first receiver receiving the first input bit during a first bit time, the second receiver receiving the second input bit during a second bit time; each receiver comprising: an integrator to receive the input signal, the integrator to accumulate, during an integration time interval, charge to provide an output voltage across a first and a second integration node in accordance with the input signal, a first timing event starting the integration time interval, the first and second integration nodes being precharged prior to the first timing event; and a sense amplifier coupled to receive the output voltage from the integrator, the sense amplifier to sample the output voltage from the integrator following the first timing event and convert the sampled voltage into a logic signal in response to a second timing event, the logic signal representing a polarity of the input signal; a first equalization circuit, coupled between the first integration node of the first receiver and the second integration node of the second receiver, the first equalization circuit to receive a control voltage to set a precharge voltage of the first integration node of the first receiver in accordance with the output voltage on the second integration node of the second receiver; and a second equalization circuit, coupled between the second integration node of the second receiver and the first integration node of the first receiver, the second equalization circuit to receive the control voltage to set a precharge voltage of the second integration node of the second receiver in accordance with the output voltage on the first integration node of the first receiver.
  • 31. The multiple receiver system of claim 30, further comprising a latch for storing the logic signal of the sense amplifier.
  • 32. The multiple receiver system of claim 30, further comprising:a voltage offset compensation circuit connected to each of the integration nodes of the first receiver and the second receiver, the voltage offset compensation circuitry receiving an adjustment signal to alter the precharge voltage of each of the integration nodes.
  • 33. A method of receiving an input signal in a high-speed signaling system, the method comprising:accumulating a charge on integration nodes during an integration time interval based on the input signal to produce an integration voltage, a first timing event starting the integration time interval; sampling the integration voltage to provide a sampled voltage following the first timing event; and converting the sampled voltage into a logic signal during a sensing interval, a second timing event starting the sensing interval and the logic signal representing a polarity of the external data input signal, wherein the second timing event occurs after the first timing event, and the logic signal is available after the occurrence of the second timing event.
  • 34. The method of claim 33, further comprising storing the logic signal.
  • 35. The method of claim 33, further comprising preamplifying an unconditioned input signal to provide the input signal.
  • 36. A receiver system comprising:means for conditioning an input signal to provide a conditioned signal; means for accumulating charge, during a first time interval, to provide a differential voltage in accordance with the conditioned signal; means for sampling the differential voltage to provide a sampled voltage; and means for converting the sampled voltage into a logic signal during a second time interval, the logic signal representing a state of the input signal; wherein the second timing interval begins after the first time interval begins.
  • 37. A bus receiver comprising:means for accumulating charge to provide an output voltage based on an input signal during an integration time interval defined by a start integration timing event and an end integration timing event; and means for sampling and converting the output voltage from the integrator into a logic signal representing a state of the input signal in response to a sensing timing event that is substantially concurrent with the end integration timing event.
  • 38. The bus receiver of claim 37 wherein the integrator comprises:first means for steering current; second means for steering current; and means for storing the charge on integration nodes, coupled between the first and the first means for steering current, such that during the integration time interval the first and the second means for steering current adjusts the charge on at least one integration node in accordance with the input signal.
  • 39. The bus receiver of claim 38 wherein the first means for steering current and the second means for steering current are coupled to a first current source and a second current source, respectively, such that during the integration time interval the first and the second means for steering current adjust the charge on at least one integration node using current from the first current source and the second current source.
  • 40. The bus receiver of claim 37 wherein a clock signal defines the start integration timing event and end integration timing event with clock signal edges, wherein the same clock signal edge that ends the integration time interval activates the means for sampling and converting the output voltage from the integrator into a logic signal.
  • 41. The bus receiver of claim 37, wherein the start integration timing event and the end integration timing event are based on a system clock having a system clock period, and a time between the start integration timing event and the end integration timing even is less than or equal to one-half of the system clock period, further comprising:means for storing the logic signal from the means for sensing and converting such that an output interval defined by the sensing timing event to a time when the means for storing the logic signal outputs the stored logic signal is less than one half-cycle of the system clock period.
  • 42. The bus receiver of claim 37 further comprising:means for conditioning an unconditioned input signal input signal, and generating the data input signal by conditioning the unconditioned input signal.
Parent Case Info

This application claims priority to U.S. Provisional Patent Application No. 60/158,189 filed Oct. 19, 1999, titled “A Method and Apparatus for Receiving High Speed Signals with Low Latency,” which is hereby incorporated by reference for all purposes.

US Referenced Citations (117)
Number Name Date Kind
2912684 Steele Nov 1959 A
3051901 Yaeger Aug 1962 A
3078378 Burley et al. Feb 1963 A
3267459 Chomicki et al. Aug 1966 A
3484559 Rigby Dec 1969 A
3508076 Winder Apr 1970 A
3510585 Stone May 1970 A
3560856 Kaneko Feb 1971 A
3569955 Maniere Mar 1971 A
3571725 Kaneko et al. Mar 1971 A
3587088 Franaszek Jun 1971 A
3648064 Mukai et al. Mar 1972 A
3697874 Kaneko Oct 1972 A
3731199 Tazaki et al. May 1973 A
3733550 Tazaki et al. May 1973 A
3753113 Maruta et al. Aug 1973 A
3754237 de Laage de Meux Aug 1973 A
3761818 Tazaki et al. Sep 1973 A
3772680 Kawai et al. Nov 1973 A
3798544 Norman Mar 1974 A
3832490 Leonard Aug 1974 A
3860871 Hinoshita et al. Jan 1975 A
3876944 Mack et al. Apr 1975 A
3927401 McIntosh Dec 1975 A
3978284 Yoshino et al. Aug 1976 A
3988676 Whang Oct 1976 A
4038564 Hakata Jul 1977 A
4070650 Ohashi et al. Jan 1978 A
4086587 Lender Apr 1978 A
4097859 Looschen Jun 1978 A
4131761 Giusto Dec 1978 A
RE30182 Howson Dec 1979 E
4181865 Kohyama Jan 1980 A
4373152 Jacobsthal Feb 1983 A
4382249 Jacobsthal May 1983 A
4403330 Meyer Sep 1983 A
4408135 Yuyama et al. Oct 1983 A
4408189 Betts et al. Oct 1983 A
4438491 Constant Mar 1984 A
4528550 Graves et al. Jul 1985 A
4571735 Furse Feb 1986 A
4602374 Nakamura et al. Jul 1986 A
4628297 Mita et al. Dec 1986 A
4779073 Iketani Oct 1988 A
4805190 Jaffre et al. Feb 1989 A
4821286 Graczyk et al. Apr 1989 A
4823028 Lloyd Apr 1989 A
4841301 Ichihara Jun 1989 A
4860309 Costello Aug 1989 A
4875049 Yoshida Oct 1989 A
4888764 Haug Dec 1989 A
5003555 Bergmans Mar 1991 A
5023488 Gunning Jun 1991 A
5023841 Akrout et al. Jun 1991 A
5045728 Crafts Sep 1991 A
5046050 Kertis Sep 1991 A
5115450 Arcuri May 1992 A
5121411 Fluharty Jun 1992 A
5126974 Sasaki et al. Jun 1992 A
5153459 Park et al. Oct 1992 A
5172338 Mehrotra et al. Dec 1992 A
5191330 Fisher et al. Mar 1993 A
5194765 Dunlop et al. Mar 1993 A
5230008 Duch et al. Jul 1993 A
5243625 Verbakel et al. Sep 1993 A
5254883 Horowitz et al. Oct 1993 A
5280500 Mazzola et al. Jan 1994 A
5287108 Mayes et al. Feb 1994 A
5295155 Gersbach et al. Mar 1994 A
5315175 Langner May 1994 A
5331320 Cideciyan et al. Jul 1994 A
5373473 Okumura Dec 1994 A
5408498 Yoshida Apr 1995 A
5425056 Maroun et al. Jun 1995 A
5426739 Lin et al. Jun 1995 A
5438593 Karam et al. Aug 1995 A
5459749 Park Oct 1995 A
5471156 Kim et al. Nov 1995 A
5473635 Chevroulet Dec 1995 A
5483110 Koide et al. Jan 1996 A
5508570 Laber et al. Apr 1996 A
5513327 Farmwald et al. Apr 1996 A
5525983 Patel et al. Jun 1996 A
5633631 Techman May 1997 A
5640605 Johnson et al. Jun 1997 A
5684833 Watanabe Nov 1997 A
5734294 Bezzam et al. Mar 1998 A
5740201 Hui Apr 1998 A
5793815 Goodnow et al. Aug 1998 A
5793816 Hui Aug 1998 A
5796781 DeAndrea et al. Aug 1998 A
5825825 Altmann et al. Oct 1998 A
5872468 Dyke Feb 1999 A
5892466 Walker Apr 1999 A
5898734 Nakamura et al. Apr 1999 A
5917340 Manohar et al. Jun 1999 A
5933458 Leurent et al. Aug 1999 A
5942994 Lewiner et al. Aug 1999 A
5946355 Baker Aug 1999 A
5949280 Sasaki Sep 1999 A
5969579 Hartke et al. Oct 1999 A
5969648 Garnett Oct 1999 A
5977798 Zerbe Nov 1999 A
6018550 Emma et al. Jan 2000 A
6037824 Takahashi Mar 2000 A
6038260 Emma et al. Mar 2000 A
6049229 Manohar et al. Apr 2000 A
6052390 Deliot et al. Apr 2000 A
6067326 Johsson et al. May 2000 A
6078627 Crayford Jun 2000 A
6084931 Powell, II et al. Jul 2000 A
6094461 Heron Jul 2000 A
6101561 Beers et al. Aug 2000 A
6114979 Kim Sep 2000 A
6122010 Emelko Sep 2000 A
6140841 Suh Oct 2000 A
6195397 Kwon Feb 2001 B1
Foreign Referenced Citations (6)
Number Date Country
0 463 316 Jan 1992 EP
0 482 392 Apr 1992 EP
52127887 Oct 1977 JP
56168711 Oct 1981 JP
58-54412 Mar 1983 JP
60191231 Aug 1985 JP
Non-Patent Literature Citations (43)
Entry
Sidiropoulos, Stefanos et al.; “A 700-Mb/s/pin CMOS Signaling Interface Using Current Integrating Receivers”; IEEE Journal of Solid-State Circuits; vol. 32, No. 5, May 1997; pp. 681-690.
Donnelly, Kevin S et al.; “A 660 MB/s Interface Megacell Portable Circuit in 0.3 μm-0.7 μm CMOS ASIC”; IEEE Journal of Solid State Circuits; vol. 31, No. 12; Dec. 1996, pp. 1995-2003.
Chappell, Terry I. et al.; “A 2ns Cycle, 4ns Access 512 kb CMOS ECL SRAM”; IEEE International Solid State Circuits Conference 1991; pp. 50-51.
Pilo, Harold et al.; “A 300 MHz 3.3V 1 Mb SRAM Fabricated in a 0.5 μm CMOS Process”; IEEE International Solid State Circuits Conference 1996; pp. 148-149.
Schumacher, Hans-Jürgen et al.; “CMOS Subnanosecond True-ECL Output Buffer”; IEEE Journal of Solid-State Circuits; vol. 25, No. 1; Feb. 1990 pp. 150-154.
Yang, Tsen-Shau et al.; “A 4-ns 4Kx1-bit Two-Port BiCMOS SRAM”; IEEE Journal of D-State Circuits; vol. 23, No. 5; Oct. 1988; pp. 1030-1040.
S. Sidiropoulos et al., “A 700 Mb/s/pin CMOS Signalling Interface Using Current Integrating Receivers”, IEEE VI SI Circuits Symposium, 1996; pp. 142-143.
M. Bazes, “Two Novel Fully complementary Self-Biased CMOS Differential Amplifiers”, IEEE Journal of Solid-State Circuits, vol. 26 No. 2, Feb. 1991.
M. Ishibe et al., “High-Speed CMOS I/O Buffer Circuits”,IEEE Journal of Solid State Circuits, vol. 27, No. 4, Apr. 1992.
J. Lee et al., “A 80ns 5v-Only Dynamic RAM”, ISSCC proceedings, Paper 12.2 ISSCC 1979.
T. Seki et al., “A 6-ns 1-Mb CMOS SRAM with Latched Sense Amplifier”, IEEE Journal of Solid State Circuits, vol. 28, No. 4., Apr. 1993.
T. Kobayashi et al., “A current-controlled latch sense amplifier and a static power-saving input buffer for low-pressure architecture”, IEEE Journal of Solid State Circuits vol. 28 No. 4., Apr. 1993.
L. Tomasini et. al., “A fully differential CMOS line driver for ISDN”, IEEE Journal of Solid State Circuits, vol. 25, No. 2., Apr. 1990.
R. Farjad-Rad et al., “A 0.4-μm CMOS 10-Gb/s 4-PAM pre-emphasis serial link transmitter”, IEEE J. Solid-State Circuits, vol. No. 34, pp. 580-585, May 1999.
E. Yeung et al., “A 2.4Gbps per pin simultaneous bidirectional parallel link with per pin skew calibration”, ISSCC 2000, in press as of 1-9-2000.
C. Portmann et al., “A multiple vendor 2.5-V DLL for 1.6-GB/s RDRAMs”, IEEE VLSI Circuits Symposium, Jun. 1999.
A. Moncayo et al., “Bus design and analysis at 500MHz and beyond”, Presented at the Design SuperCon, 1995.
B. Lau et al., “A 2.6-Gbyte/s multipurpose chip-to-chip interface”, IEEE J. Solid-State Circuits, vol. 33, pp. 1617-1626, Nov. 1998.
Current, 1994, “Current-mode CMOS multiple-valued logic circuits,” IEEE Journal of Solid-State Circuits 29(2):95-107.
Dally and Poulton, Digital Systems Engineering, Cambridge University Press, New York, NY, 1998, pp. 344-347 and 352.
Farjad-Rad et al., “An equalization scheme for 10Gb/s 4-PAM signaling over long cables,” Presentation. Center for Integrated Systems, Department of Electrical Engineering, Stanford University, Jul. 28, 1997.
Farjad-Rad et al., 1999, “A 0.4-μm CMOS 10-GB/s 4-PAM pre-emphasis serial link transmitter,” IEEE Journal of Solid-State Circuits 34(5):580-585.
IBM Technical Disclosure Bulletin, Jun. 1967, “Use of multibit encoding to increase linear recording densities in serially recorded records,” pp. 14-15.
IBM Technical Disclosure Bulletin, Jan. 1968, “Coding data transmission,” pp. 1295-1296.
IBM Technical Disclosure Bulletin, Jul. 1969, “Clock recovery circuit,” pp. 219-220.
IBM Technical Disclosure Bulletin, Nov. 1970, “Transmission by data encoding,” pp. 1519-1520.
IBM Technical Disclosure Bulletin, Feb. 1976, “Bidirectional communications within a binary switching system,” pp. 2865-2866.
IBM Technical Disclosure Bulletin, Feb. 1976, “Multilevel bidirectional signal transmission,” pp. 2867-2868.
IBM Technical Disclosure Bulletin, Oct. 1978, “Multilevel signal transfers,” pp. 1798-1800.
IBM Technical Disclosure Bulletin, Feb. 1981, “Circuit for multilevel logic implementation,” pp. 4206-4209.
IBM Technical Disclosure Bulletin, Apr. 1983, “Multi level logic testing,” pp. 5903-5904.
IBM Technical Disclosure Bulletin, Sep. 1985, “Push-pull multi-level driver circuit for input-output bus,” pp. 1649-1651.
IBM Technical Disclosure Bulletin, Aug. 1986, “Multilevel CMOS sense amplifier,” pp. 1280-1281.
IBM Technical Disclosure Bulletin, Nov. 1992, “Multi-level encoded high bandwidth bus,” pp. 444-447.
IBM Technical Disclosure Bulletin, Feb. 1995, “High speed complimentary metal oxide semiconductor input/output circuits,” pp. 111-114.
IBM Technical Disclosure Bulletin, Apr. 1995, “Common front end bus for high-performance chip-to-chip communication,” pp. 443-444.
IBM Technical Disclosure Bulletin, Apr. 1995, “High performance impedance controlled CMOS Drive,” pp. 445-448.
IBM Technical Disclosure Bulletin, Apr. 1995, “3-state decoder for external 3-state buffer,” pp. 477-478.
Matick, Transmission Lines for Digital and Communication Networks: An Introduction to Transmission Lines, High-frequency and High-speed Pulse Characteristics and Applications, IEEE Press, New York, NY, 1995, pp. 268-269.
Singh, 1987, “Four valued buses for clocked CMOS VLSI systems,” Proceedings of the Seventeenth International Symposium on Multiple-Valued Logic, The Computer Society of the IEEE. Boston, Massachusetts, May 26-28, 1987, pp. 128-133.
Smith, 1981, “The prospects for multivalued logic: A technology and applications view,” IEEE Transactions on Computers C-30(9):619-634.
Thirion, “10 Gig PMD Technologies,” IEEE Plenary, Kauai, Hawaii, Nov. 1999.
Vranesic, 1979, “Multivalued signaling in daisy chain bus control,” Proceedings of the Ninth International Symposium on Multiple-Valued Logic, Bath, England, pp. 14-18.
Provisional Applications (1)
Number Date Country
60/158189 Oct 1999 US