Sidiropoulos, Stefanos et al.; “A 700-Mb/s/pin CMOS Signaling Interface Using Current Integrating Receivers”; IEEE Journal of Solid-State Circuits; vol. 32, No. 5, May 1997; pp. 681-690. |
Donnelly, Kevin S et al.; “A 660 MB/s Interface Megacell Portable Circuit in 0.3 μm-0.7 μm CMOS ASIC”; IEEE Journal of Solid State Circuits; vol. 31, No. 12; Dec. 1996, pp. 1995-2003. |
Chappell, Terry I. et al.; “A 2ns Cycle, 4ns Access 512 kb CMOS ECL SRAM”; IEEE International Solid State Circuits Conference 1991; pp. 50-51. |
Pilo, Harold et al.; “A 300 MHz 3.3V 1 Mb SRAM Fabricated in a 0.5 μm CMOS Process”; IEEE International Solid State Circuits Conference 1996; pp. 148-149. |
Schumacher, Hans-Jürgen et al.; “CMOS Subnanosecond True-ECL Output Buffer”; IEEE Journal of Solid-State Circuits; vol. 25, No. 1; Feb. 1990 pp. 150-154. |
Yang, Tsen-Shau et al.; “A 4-ns 4Kx1-bit Two-Port BiCMOS SRAM”; IEEE Journal of D-State Circuits; vol. 23, No. 5; Oct. 1988; pp. 1030-1040. |
S. Sidiropoulos et al., “A 700 Mb/s/pin CMOS Signalling Interface Using Current Integrating Receivers”, IEEE VI SI Circuits Symposium, 1996; pp. 142-143. |
M. Bazes, “Two Novel Fully complementary Self-Biased CMOS Differential Amplifiers”, IEEE Journal of Solid-State Circuits, vol. 26 No. 2, Feb. 1991. |
M. Ishibe et al., “High-Speed CMOS I/O Buffer Circuits”,IEEE Journal of Solid State Circuits, vol. 27, No. 4, Apr. 1992. |
J. Lee et al., “A 80ns 5v-Only Dynamic RAM”, ISSCC proceedings, Paper 12.2 ISSCC 1979. |
T. Seki et al., “A 6-ns 1-Mb CMOS SRAM with Latched Sense Amplifier”, IEEE Journal of Solid State Circuits, vol. 28, No. 4., Apr. 1993. |
T. Kobayashi et al., “A current-controlled latch sense amplifier and a static power-saving input buffer for low-pressure architecture”, IEEE Journal of Solid State Circuits vol. 28 No. 4., Apr. 1993. |
L. Tomasini et. al., “A fully differential CMOS line driver for ISDN”, IEEE Journal of Solid State Circuits, vol. 25, No. 2., Apr. 1990. |
R. Farjad-Rad et al., “A 0.4-μm CMOS 10-Gb/s 4-PAM pre-emphasis serial link transmitter”, IEEE J. Solid-State Circuits, vol. No. 34, pp. 580-585, May 1999. |
E. Yeung et al., “A 2.4Gbps per pin simultaneous bidirectional parallel link with per pin skew calibration”, ISSCC 2000, in press as of 1-9-2000. |
C. Portmann et al., “A multiple vendor 2.5-V DLL for 1.6-GB/s RDRAMs”, IEEE VLSI Circuits Symposium, Jun. 1999. |
A. Moncayo et al., “Bus design and analysis at 500MHz and beyond”, Presented at the Design SuperCon, 1995. |
B. Lau et al., “A 2.6-Gbyte/s multipurpose chip-to-chip interface”, IEEE J. Solid-State Circuits, vol. 33, pp. 1617-1626, Nov. 1998. |
Current, 1994, “Current-mode CMOS multiple-valued logic circuits,” IEEE Journal of Solid-State Circuits 29(2):95-107. |
Dally and Poulton, Digital Systems Engineering, Cambridge University Press, New York, NY, 1998, pp. 344-347 and 352. |
Farjad-Rad et al., “An equalization scheme for 10Gb/s 4-PAM signaling over long cables,” Presentation. Center for Integrated Systems, Department of Electrical Engineering, Stanford University, Jul. 28, 1997. |
Farjad-Rad et al., 1999, “A 0.4-μm CMOS 10-GB/s 4-PAM pre-emphasis serial link transmitter,” IEEE Journal of Solid-State Circuits 34(5):580-585. |
IBM Technical Disclosure Bulletin, Jun. 1967, “Use of multibit encoding to increase linear recording densities in serially recorded records,” pp. 14-15. |
IBM Technical Disclosure Bulletin, Jan. 1968, “Coding data transmission,” pp. 1295-1296. |
IBM Technical Disclosure Bulletin, Jul. 1969, “Clock recovery circuit,” pp. 219-220. |
IBM Technical Disclosure Bulletin, Nov. 1970, “Transmission by data encoding,” pp. 1519-1520. |
IBM Technical Disclosure Bulletin, Feb. 1976, “Bidirectional communications within a binary switching system,” pp. 2865-2866. |
IBM Technical Disclosure Bulletin, Feb. 1976, “Multilevel bidirectional signal transmission,” pp. 2867-2868. |
IBM Technical Disclosure Bulletin, Oct. 1978, “Multilevel signal transfers,” pp. 1798-1800. |
IBM Technical Disclosure Bulletin, Feb. 1981, “Circuit for multilevel logic implementation,” pp. 4206-4209. |
IBM Technical Disclosure Bulletin, Apr. 1983, “Multi level logic testing,” pp. 5903-5904. |
IBM Technical Disclosure Bulletin, Sep. 1985, “Push-pull multi-level driver circuit for input-output bus,” pp. 1649-1651. |
IBM Technical Disclosure Bulletin, Aug. 1986, “Multilevel CMOS sense amplifier,” pp. 1280-1281. |
IBM Technical Disclosure Bulletin, Nov. 1992, “Multi-level encoded high bandwidth bus,” pp. 444-447. |
IBM Technical Disclosure Bulletin, Feb. 1995, “High speed complimentary metal oxide semiconductor input/output circuits,” pp. 111-114. |
IBM Technical Disclosure Bulletin, Apr. 1995, “Common front end bus for high-performance chip-to-chip communication,” pp. 443-444. |
IBM Technical Disclosure Bulletin, Apr. 1995, “High performance impedance controlled CMOS Drive,” pp. 445-448. |
IBM Technical Disclosure Bulletin, Apr. 1995, “3-state decoder for external 3-state buffer,” pp. 477-478. |
Matick, Transmission Lines for Digital and Communication Networks: An Introduction to Transmission Lines, High-frequency and High-speed Pulse Characteristics and Applications, IEEE Press, New York, NY, 1995, pp. 268-269. |
Singh, 1987, “Four valued buses for clocked CMOS VLSI systems,” Proceedings of the Seventeenth International Symposium on Multiple-Valued Logic, The Computer Society of the IEEE. Boston, Massachusetts, May 26-28, 1987, pp. 128-133. |
Smith, 1981, “The prospects for multivalued logic: A technology and applications view,” IEEE Transactions on Computers C-30(9):619-634. |
Thirion, “10 Gig PMD Technologies,” IEEE Plenary, Kauai, Hawaii, Nov. 1999. |
Vranesic, 1979, “Multivalued signaling in daisy chain bus control,” Proceedings of the Ninth International Symposium on Multiple-Valued Logic, Bath, England, pp. 14-18. |