The present application claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2008-0136090 (filed on Dec. 29, 2008), which is hereby incorporated by reference in its entirety.
In accordance with the development of semiconductor techniques, semiconductor devices utilized in a variety of applications are increasingly developed. Semiconductor devices were used for computer chips or electric circuits, while they are commonly applied to various fields including automobiles, aircraft, mobile communications, etc.
Semiconductor devices having metal lines made of copper (Cu) achieve better RC delay than metal lines made of aluminum (Al). Accordingly, semiconductor devices having copper metal lines are increasingly applied to analog devices and research associated therewith is currently underway.
A damascene process is a method generally used to form copper metal lines in back end of line (BEOL) processes. In order to increase a sheet resistance (Rs), it is necessary to deposit copper to a thickness of 3 to 5 μm. This thick layer of copper causes an increase in thickness of photoresists to pattern trenches and vias which require a large depth and production of a great amount of polymers in reactive ion etching (RIE). In subsequent ashing and removing processes, polymer residues left around the trenches are removed and a diffusion barrier and copper lines are then formed. In such a damascene process, the amount of polymer produced increases as the thickness of copper deposited increases. For this reason, disadvantageously, polymer and particles left under trenches cannot be completely removed by general ashing and removing processes.
As illustrated in
As a result, residues such as polymer and particles left behind after forming the trench cannot be completely removed, thereby causing defects in the formation of diffusion barrier and forming voids. Furthermore, the voids of diffusion barrier lead to defects of copper metal lines, disadvantageously causing deterioration in characteristics of semiconductor device products.
Embodiments relate to a method for manufacturing semiconductor devices, particularly, a method for forming metal lines of semiconductor devices utilizing a damascene process.
Embodiments relate to a method for forming metal lines of a semiconductor device that maximizes removal of residues such as polymer and particles left around a trench patterned to form metal lines.
In accordance with embodiments, a method for forming a metal line of a semiconductor device can include at least one of the following: forming a first photoresist pattern on and/or over at least one interlayer dielectric provided on a semiconductor substrate; etching the interlayer dielectric using the first photoresist pattern to form a trench; removing the first photoresist pattern by ashing; and primarily removing residues left in the trench using a first cleaning solution comprising TMH, H2O2 and H2.
In accordance with embodiments, a method can include at least one of the following: forming an interlayer dielectric over a semiconductor substrate; forming a trench in the interlayer dielectric layer by etching the interlayer dielectric; performing a first cleaning process to remove residues in the trench after forming the trench; and then performing a second cleaning process to remove residues in the trench after performing the first cleaning process.
In accordance with embodiments, a method can include at least one of the following: forming an interlayer dielectric over a semiconductor substrate; forming a trench in the interlayer dielectric layer by etching the interlayer dielectric; performing a first cleaning process to remove residues in the trench after forming the trench; performing a second cleaning process to remove residues in the trench after performing the first cleaning process; forming a via hole by etching the interlayer dielectric using the second photoresist pattern; performing a third cleaning process to remove residues in the via hole after forming the via hole; forming a diffusion barrier over the trench and the via hole; and then forming a metal line in the trench and the via hole and over the diffusion barrier.
Example
Example
Hereinafter, a method for forming metal lines of a semiconductor device in accordance with embodiments will be described with reference to the annexed drawings.
As illustrated in example
The interlayer dielectric film 60 may be a laminate comprising a plurality of dielectric films. Then, as shown in
As illustrated in example
As illustrated in example
As illustrated in example
As illustrated in example
As illustrated in example
As illustrated in example
After step 40, a diffusion barrier 110 is formed in the trench 70 and the via hole 72 (Step 42). The diffusion barrier 110 serves to prevent a metal line 112 formed in the following process from diffusing into the interlayer dielectric 60A.
After step 42, a metal layer is embedded in the trench 70 and the via hole 72 on and/or over the diffusion barrier 110 to form the metal line (Step 44). For example, a copper (Cu)-seeded metal film is deposited on the trench 70 and the via hole 72 by physical vapor deposition (PVD) or chemical vapor deposition (CVD), and the resulting structure is dipped in an electrolytic solution to form the metal layer to a great thickness to the upper part of the interlayer dielectric 60A, while embedding the trench 70 and the via hole 72. Then, the metal layer is polished by chemical mechanical polishing (CMP) until the upper surface of the interlayer dielectric 60A is exposed, to complete formation of the metal line 112.
As illustrated in example
As mentioned above, step 34, removal of the residues 90 using the first cleaning solution, may be carried out after the formation of the trench 70 and prior to the formation of the via hole 72. In addition, the present invention is more useful, as the metal line 112 is thickened. This is the reason that the first photoresist pattern 62 is thickened and the amount of residues 90 including polymer and particles produced around the trench 70 increases, as the metal line 112 becomes thicker. For example, the metal line 112 may have a thickness of at least 3 to 5 μm.
Example
As illustrated in example
In step 34, particles 92 and polymer 96 can be removed from the residues 90 illustrated in example
After step 34, residues 90, in particular, particles 92 and the hard outer layer 96 of the polymer 98 are primarily removed using the first cleaning solution, and remaining residues 94, in particular, the soft inner layer 94 of the polymer 98 are completely removed using a second cleaning solution, e.g., an amine solvent, as illustrated in example
In addition, the polymer left in the trench 70 and on and/or over the interlayer dielectric film 60 as well as the residues of the photoresist can be removed by the primary and second cleaning solutions. In particular, the amine-solvent can be removed by melting the photoresist and polymer.
Ashing to remove not only the first photoresist pattern 62, but also the residues of the photoresist, included in the residues 90, left after removing the first photoresist pattern 62 may be carried out. The ashing may be carried out prior to removal of the residues using the first cleaning solution. That is, the ashing may be carried out immediately after removal of the first photoresist pattern 62.
Example
The method for forming a metal line of semiconductor devices in accordance with embodiments may be applied to remove residues left behind after forming the trench, although the damascene process is different from those shown in process sectional views of example
As apparent from the fore-going, in accordance with embodiments, the method for forming metal lines of semiconductor devices, particles and the hard outer layer of the polymer among the residues left behind around the trench after forming the trench are removed using a TMH-containing cleaning solution and the soft inner layer of the polymer is then completely removed using an amine-based cleaning solution. For this reason, copper metal lines with a great thickness of not less than 3 to 5 um can be formed, while also preventing generation of voids in the process of forming the diffusion barrier and metal lines. Accordingly, yield is enhanced as well as product reliability.
Although embodiments have been described herein, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2008-0136090 | Dec 2008 | KR | national |