Claims
- 1. A method for manufacturing a controllable power semiconductor component, comprising the steps of:
- providing a wafer of n.sup.- -doped silicon as a substrate;
- applying an n-buffer zone onto the substrate by epitaxy;
- connecting the n-buffer zone to a further silicon wafer by bonding in order to enhance mechanical stability;
- producing a cathode-side structure in the n.sup.- -doped silicon substrate and providing a cathode terminal on the cathode-side structure along with a gate terminal and gate electrode, said n.sup.- -doped silicon substrate serving as a base zone;
- removing said further silicon wafer by grinding; and
- providing a p-emitter zone adjacent to said n-buffer zone by implantation into said n-buffer zone, and providing an anode terminal at said p-emitter zone.
- 2. A method according to claim 1 including the step of providing the n-buffer zone with a thickness between 20 and 80 .mu.m and a doping concentration at an anode-side edge of 8.times.10.sup.13 through 5.times.10.sup.14 cm.sup.-3 ;
- providing said p-emitter zone with a thickness of 400-1000 nm and a doping concentration at an anode-side edge of 10.sup.17 through 10.sup.18 cm.sup.-3 ; and
- providing said n.sup.- -base zone with a life expectancy of charge carriers that is longer than 10 .mu.sec.
- 3. A method for manufacturing a controllable power semiconductor component, comprising the steps of:
- providing a wafer of n.sup.- -doped silicon as a substrate;
- producing an n-buffer zone in the substrate by drive-in of phosphorous atoms;
- connecting the n-buffer zone to a further silicon wafer by bonding in order to enhance mechanical stability;
- producing a cathode-side structure in the n.sup.- -doped silicon substrate and providing a cathode terminal on the cathode-side structure along with a gate terminal and gate electrode, said n.sup.- -doped silicon substrate serving as a base zone;
- removing said further silicon wafer by grinding; and
- providing a p-emitter zone adjacent to said n-buffer zone by implantation into said n-buffer zone, and providing an anode terminal at said p-emitter zone.
- 4. A method according to claim 3 including the step of providing the n-buffer zone with a thickness between 20 and 80 .mu.m and a doping concentration at an anode-side edge of 8.times.10.sup.13 through 5.times.10.sup.14 cm.sup.-3 ;
- providing said p-emitter zone with a thickness of 400-1000 nm and a doping concentration at an anode-side edge of 10.sup.17 through 10.sup.18 cm.sup.-3 ; and
- providing said n.sup.- -base zone with a life expectancy of charge carriers that is longer than 10 .mu.sec.
Priority Claims (1)
Number |
Date |
Country |
Kind |
43 41 879.1 |
Dec 1993 |
DEX |
|
Parent Case Info
This is a division, of application Ser. No. 08/343,670, filed Nov. 22, 1994, U.S. Pat. No. 5,466,951.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0330122A1 |
Aug 1989 |
EPX |
Non-Patent Literature Citations (2)
Entry |
IEEE ransactions on Electron Devices, vol. Ed. 31, No. 6, Jun., 1984, Baliga et al., "Insulated Gate Transistors", pp. 822-828. |
IEEE Paper to the 5th International Symposium on Power Semiconductor Devices and IC's M. Mori et al, "A High Power IGBT Module For Traction Motor Drive", pp. 287-291, 1993. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
343670 |
Nov 1994 |
|