Claims
- 1. A method of reducing minority carrier lifetime in a transistor, comprising the steps of:a) forming the transistor utilizing a P-epi layer defined upon a n-type buried layer, the transistor including a first p-type region defined in the P-epi layer proximate a source and having a higher p-type dopant concentration than the P-epi layer, further including a second p-type region defined proximate the first p-type region in the P-epi layer; and b) defining an n-type guardring about the P-epi layer and the first and second p-type regions to contain the minority carriers.
- 2. The method as specified in claim 1 wherein the second p-type region has a higher p-type dopant concentration than the P-epi layer.
- 3. The method as specified in claim 1 wherein the first p-type region has a higher dopant concentration than the second p-type region.
- 4. The method as specified in claim 1 further comprising the step of isolating the guardring from drain region.
- 5. The method as specified in claim 1 further comprising the step of grounding the guardring.
- 6. The transistor as specified in claim 1 wherein a RESURF portion is formed proximate the drain region and proximate the first p-type region.
- 7. The transistor as specified in claim 1 wherein the buried first layer is an NBL layer.
- 8. The transistor as specified in claim 1 wherein the deep n-type region comprises a deep N+ well.
CLAIM OF PRIORITY OF RELATED APPLICATIONS
This application claims priority of co-pending application Ser. No. 09/550,746, filed Apr. 17, 2000 entitled “HIGH SIDE AND LOW SIDE METHOD OF GUARD RINGS FOR LOWEST PARASITIC PERFORMANCE IN AN H-BRIDGE CONFIGURATION” commonly assigned to the present applicant and the teachings of which are incorporated herein by reference.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5286995 |
Malhi |
Feb 1994 |
A |
5635742 |
Hoshi et al. |
Jun 1997 |
A |
5677205 |
Williams et al. |
Oct 1997 |
A |
6060372 |
Smayling et al. |
May 2000 |
A |
6124751 |
Pidutti |
Sep 2000 |
A |