Claims
- 1. A method of forming an apparatus configured to engage an electrically conductive pad on a semiconductor substrate having integrated circuitry fabricated therein, the method comprising:providing an engagement probe comprising semiconductive material and having an outer surface comprising a grouping of projecting apexes positioned in proximity to one another to engage an electrically conductive pad coupled with the integrated circuitry; providing a conductive layer over the projecting apexes; and providing an insulative layer intermediate the projecting apexes of the engagement probe and the conductive layer.
- 2. The method of claim 1 further comprising providing a substrate having a surface and wherein the providing the engagement probe comprises providing the engagement probe to extend elevationally above the surface of the substrate.
- 3. The method of claim 2 wherein the apexes are insulated from the substrate.
- 4. The method of claim 1 further comprising forming a projection upon a substrate, and wherein the providing the engagement probe comprises providing the engagement probe upon the projection.
- 5. The method of claim 1 wherein the providing the engagement probe comprises providing the engagement probe having the outer surface comprising the grouping of projecting apexes in the shape of knife-edge lines.
- 6. The method of claim 1 wherein the providing the engagement probe comprises providing the engagement probe having the grouping of projecting apexes projecting from a stop plane.
- 7. The method of claim 1 wherein the providing the engagement probe comprises providing the engagement probe having the grouping of projecting apexes at a common potential.
- 8. A method of engaging electrically conductive pads on a semiconductor substrate having integrated circuitry, the method comprising:providing an engagement probe comprising a semiconductor material and having an outer surface comprising a plurality of electrically conductive projecting apexes positioned to engage a single pad coupled with the integrated circuitry, the apexes having an outer conductive layer, engaging the apexes with the single pad coupled with the integrated circuitry; and sending an electric signal between the apexes and the single pad to evaluate operability of the integrated circuitry.
- 9. The method of claim 8 further comprising removing the apex from the pad.
- 10. The method of claim 8 wherein the providing further comprises providing a plurality of such engagement probes.
- 11. The method of claim 8 wherein the providing further comprises providing the engagement probe having the apex project from a stop plane.
- 12. The method of claim 8 wherein the providing further comprises providing the engagement probe having at least one of the apexes in the shape of a knife-edge line.
- 13. The method of claim 8 wherein the providing further comprises providing the engagement probe having the plurality of apexes in the shape of knife-edge lines positioned to form an enclosed polygon.
- 14. The method of claim 8 wherein the providing further comprises providing the engagement probe having the plurality of apexes at a common potential.
- 15. The method of claim 8 wherein the providing further comprises providing the engagement probe having an outer metal layer comprising the conductive layer.
- 16. A method of engaging electrically conductive pads on a semiconductor substrate having integrated circuitry, the method comprising:providing an engagement probe comprising a semiconductor material and having an outer surface comprising at least one electrically conductive projecting apex positioned to engage a single pad coupled with the integrated circuitry, the apex having an outer conductive layer; engaging the apex with the single pad coupled with the integrated circuitry; and sending an electric signal between the apex and the single pad to evaluate operability of the integrated circuitry; wherein the providing further comprises providing the engagement probe having the apex in the shape of a knife-edge line.
- 17. The method of claim 16 wherein the providing further comprises providing the engagement probe having a plurality of apexes in the shape of knife-edge lines positioned to form an enclosed polygon.
RELATED PATENT DATA
This patent resulted from a divisional application of U.S. patent application Ser. No. 09/644,248, filed Aug. 22, 2000, now pending, entitled “Methods of Forming Apparatuses and a Method of Engaging Electrically Conductive Test Pads on a Semiconductor Substrate”, naming Warren M. Farnworth et al. as inventors; which was a continuation application of U.S. patent application Ser. No. 08/962,229, filed Oct. 31, 1997, now U.S. Pat. No. 6,124,721, issued on Sep. 26, 2000; which was a continuation of U.S. patent application Ser. No. 08/621,157, filed Mar. 21, 1996, since abandoned; which was a continuation of U.S. patent application Ser. No. 08/206,747, filed Mar. 4, 1994, now U.S. Pat. No. 5,523,697, issued Jun. 4, 1996; which was divisional of U.S. patent application Ser. No. 08/116,394, filed Sep. 3, 1993, now U.S. Pat. No. 5,326,428, issued Jul. 5, 1994; the disclosures of which are incorporated by reference.
US Referenced Citations (60)
Foreign Referenced Citations (7)
Number |
Date |
Country |
329314 |
Aug 1989 |
EP |
5714838 |
Sep 1982 |
JP |
2-5540 |
Jan 1990 |
JP |
2232946 |
Sep 1990 |
JP |
53171 |
Mar 1991 |
JP |
108350 |
May 1991 |
JP |
410446 |
Jan 1992 |
JP |
Non-Patent Literature Citations (1)
Entry |
Moto'o Nakano, “A Probe for Testing Semiconductor Integrated Circuits and a Test Method Using said Probe,” Mar. 25, 1991, Japanese Patent Office Disclosure No. Hei 3-69131, Filing No. Hei 1-205301, Filing date Aug. 8, 1989. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/962229 |
Oct 1997 |
US |
Child |
09/644248 |
|
US |
Parent |
08/621157 |
Mar 1996 |
US |
Child |
08/962229 |
|
US |
Parent |
08/206747 |
Mar 1994 |
US |
Child |
08/621157 |
|
US |