Method of forming an apparatus configured to engage an electrically conductive pad on a semiconductive substrate and a method of engaging electrically conductive pads on a semiconductive substrate

Abstract
A method of engaging electrically conductive test pads on a semiconductor substrate having integrated circuitry for operability testing thereof includes: a) providing an engagement probe having an outer surface comprising a grouping of a plurality of electrically conductive projecting apexes positioned in proximity to one another to engage a single test pad on a semiconductor substrate; b) engaging the grouping of apexes with the single test pad on the semiconductor substrate; and c) sending an electric signal between the grouping of apexes and test pad to evaluate operability of integrated circuitry on the semiconductor substrate. Constructions and methods are disclosed for forming testing apparatus comprising an engagement probe having an outer surface comprising a grouping of a plurality of electrically conducive projecting apexes positioned in proximity to one another to engage a single rest pad on a semiconductor substrate.
Description




TECHNICAL FIELD




This invention relates to methods for testing semiconductor circuitry for operability, and to constructions and methods of forming testing apparatus for operability testing of semiconductor circuitry.




BACKGROUND OF THE INVENTION




This invention grew out of the needs and problems associated with multi-chip modules, although the invention will be applicable in other technologies associated with circuit testing and testing apparatus construction. Considerable advancement has occurred in the last fifty years in electronic development and packaging. Integrated circuit density has and continues to increase at a significant rate. However by the 1980's, the increase in density in integrated circuitry was not being matched with a corresponding increase in density of the interconnecting circuitry external of circuitry formed within a chip. Many new packaging technologies have emerged, including that of “multichip module” technology.




In many cases, multichip modules can be fabricated faster and more cheaply than by designing new substrate integrated circuitry. Multichip module technology is advantageous because of the density increase. With increased density comes equivalent improvements in signal propagation speed and overall device weight unmatched by other means. Current multichip module construction typically consists of a printed circuit board substrate to which a series of integrated circuit components are directly adhered.




Many semiconductor chip fabrication methods package individual dies in a protecting, encapsulating material. Electrical connections are made by wire bond or tape to external pin leads adapted for plugging into sockets on a circuit board. However, with multichip module constructions, non-encapsulated chips or dies are secured to a substrate, typically using adhesive, and have outwardly exposed bonding pads. Wire or other bonding is then made between the bonding pads on the unpackaged chips and electrical leads on the substrate.




Much of the integrity/reliability testing of multichip module dies is not conducted until the chip is substantially complete in its construction. Considerable reliability testing must be conducted prior to shipment. In one aspect, existing technology provides temporary wire bonds to the wire pads on the die for performing the various required tests. However, this is a low-volume operation and further requires the test bond wire to ultimately be removed. This can lead to irreparable damage, thus effectively destroying the chip.




Another prior art test technique uses a series of pointed probes which are aligned to physically engage the various bonding pads on a chip. One probe is provided for engaging each bonding pad for providing a desired electrical connection. One drawback with such testing is that the pins undesirably on occasion penetrate completely through the bonding pads, or scratch the bonding pads possibly leading to chip ruin.




It would be desirable to overcome these and other drawbacks associated with testing semiconductor circuitry for operability.











BRIEF DESCRIPTION OF THE DRAWINGS




Preferred embodiments of the invention are described below with reference to the following accompanying drawings.





FIG. 1

is a diagrammatic representation of a fragment of a substrate processed in accordance with the invention.





FIG. 2

is a view of the

FIG. 1

substrate fragment at a processing step subsequent to that shown by FIG.


1


.





FIG. 3

is a perspective view of the

FIG. 2

substrate fragment.





FIG. 4

is a view of the

FIG. 1

substrate fragment at a processing step subsequent to that shown by FIG.


2


.





FIG. 5

is a view of the

FIG. 1

substrate fragment at a processing step subsequent to that shown by FIG.


4


.





FIG. 6

is a perspective view of the

FIG. 5

substrate fragment.





FIG. 7

is a view of the

FIG. 1

substrate fragment at a processing step subsequent to that shown by FIG.


5


.





FIG. 8

is a view of the

FIG. 1

substrate fragment at a processing step subsequent to that shown by FIG.


7


.





FIG. 9

is a perspective view of a substrate fragment processed in accordance with the invention.





FIG. 10

is a view of a substrate fragment processed in accordance with the invention.





FIG. 11

is a view of the

FIG. 10

substrate fragment at a processing step subsequent to that shown by FIG.


10


.





FIG. 12

is a view of the

FIG. 10

substrate fragment at a processing step subsequent to that shown by FIG.


11


.





FIG. 13

is a view of the

FIG. 10

substrate fragment at a processing step subsequent to that shown by FIG.


12


.





FIG. 14

is a view of the

FIG. 13

substrate in a testing method in accordance with the invention.





FIG. 15

is a view of a substrate fragment processed in accordance with the invention.





FIG. 16

is a view of the

FIG. 15

substrate fragment at a processing step subsequent to that shown by FIG.


15


.





FIG. 17

is a view of the

FIG. 15

substrate fragment at a processing step subsequent to that shown by FIG.


16


.





FIG. 18

is a view of a substrate fragment processed ia accordance with the invention.





FIG. 19

is a view of the

FIG. 18

substrate fragment at a processing step subsequent to that shown by FIG.


18


.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).




In accordance with one aspect of the invention, a method of engaging electrically conductive test pads on a semiconductor substrate having integrated circuitry for operability testing thereof comprises the following sequential steps:




providing an engagement probe having an outer surface comprising a grouping of a plurality of electrically conductive projecting apexes positioned in proximity to one another to engage a single test pad on a semiconductor substrate;




engaging the grouping of apexes with the single test pad on the semiconductor substrate; and




sending an electric signal between the grouping of apexes and test pad to evaluate operability of integrated circuitry on the semiconductor substrate.




In accordance with another aspect of the invention, a method of forming a testing apparatus for engaging electrically conductive test pads on a semiconductor substrate having integrated circuitry for operability testing thereof, comprises the following steps:




providing a locally substantially planar outer surface of a first material on a semiconductor substrate;




providing a layer of second material atop the substantially planar outer surface of first material, the second material being capable of substantially masking the underlying first material;




patterning and etching the layer of second material to selectively outwardly expose the first material and define a grouping of discrete first material masking blocks, the discrete first material masking blocks of the grouping having respective centers, the respective centers of the grouping being positioned in sufficient proximity to one another such that the centers of the grouping fall within confines of a given single test pad which the apparatus is adapted to electrically engage;




forming projecting apexes beneath the masking blocks at the masking block centers, the projecting apexes forming a group falling within the confines of the given single test pad of which the apparatus is adapted to electrically engage;




removing the discrete first material masking blocks from the substrate after the exposing step; and




rendering the projecting apexes electrically conductive.




In accordance with yet another aspect of the invention, a testing apparatus for engaging electrically conductive test pads on a semiconductor substrate having integrated circuitry for operability testing thereof comprises:




a test substrate; and




an engagement probe projecting from the test substrate to engage a single test pad on a semiconductor substrate having integrated circuitry formed in the semiconductor substrate, the engagement probe having an outer surface comprising a grouping of a plurality of electrically conductive projecting apexes positioned in sufficient proximity to one another to collectively engage the single test pad.




The discussion proceeds initially with description of methods for forming testing apparatus in accordance with the invention, and to testing apparatus construction.

FIG. 1

illustrates a semiconductor substrate fragment


10


comprised of a bulk substrate


12


, preferably constituting monocrystalline silicon. Substrate


12


includes a locally substantially planar outer surface


14


comprised of a first material. In a preferred and the described embodiment, the first material constitutes the material of bulk substrate


12


, and is accordingly silicon. A layer


16


of second material is provided atop the planar outer surface


14


of the first material. The composition of the second material is selected to be capable of substantially masking the underlying first material from oxidation when the semiconductor substrate is exposed to oxidizing conditions. Where the underlying first material comprises silicon, an example and preferred second material is Si


3


N


4


. A typical thickness for layer


16


would be from about 500 Angstroms to about 3000 Angstroms, with about 1600 Angstroms being preferred.




Referring to

FIGS. 2 and 3

, second material layer


16


is patterned and etched to selectively outwardly expose the first material and define a grouping of discrete first material masking blocks


18


,


20


,


24


and


26


. For purposes of the continuing discussion, the discrete first material masking blocks of the grouping have respective centers. The lead lines in

FIG. 2

depicting each of blocks


18


,


20


,


22


and


24


point directly to the lateral centers of the respective blocks. The respective centers of the grouping are positioned in sufficient proximity to one another such that the centers of the grouping will fall within the confines of a given single test pad of which the apparatus is ultimately adapted to electrically engage for test. Such will become more apparent from the continuing discussion.




As evidenced from

FIG. 3

, masking blocks


18


,


20


,


24


and


26


are patterned in the form of lines or runners integrally joined with other masking blocks/lines


28


,


30


,


32


and


34


. The blocks/lines interconnect as shown to form first and second polygons


36


,


38


, with polygon


38


being received entirely within polygon


36


. Polygons


36


and


38


constitute a grouping


41


masking blocks the confines of which fall within the area of a given single test pad of which the apparatus is ultimately adapted to electrically engage for test.




Referring to

FIG. 4

, semiconductor substrate


10


is exposed to oxidizing conditions effective to oxidize the exposed outer surfaces of first material. Such oxidizes a sufficient quantity of first material in a somewhat isotropic manner to form projecting apexes


40


,


42


,


44


and


46


forming a group


43


which, as a result of the patterning of the preferred nitride layer


16


, fall within the confines of the given single test pad of which the apparatus is adapted to electrically engage. Such produces the illustrated oxidized layer


48


. Example oxidizing conditions to produce such effect would be a wet oxidation, whereby oxygen is bubbled through H


2


O while the substrate is exposed to 950° C.




Referring to

FIG. 5

, the oxidized first material


48


is stripped from the substrate. Example conditions for conducting such stripping would include a hot H


3


PO


4


wet etch. Thereafter, the discrete first material masking blocks


18


,


20


,


24


,


26


,


28


,


30


,


32


and


34


are removed from the substrate. An example condition for such stripping in a manner which is selective to the underlying silicon apexes include a room temperature HF wet etch. Thus referring to

FIG. 6

, the steps of patterning and etching, exposing, and stripping form projecting apexes beneath the masking blocks at the masking block centers, such projecting apexes being numbered


40


,


42


,


44


,


46


,


48


,


50


,


52


and


54


, which are in the form of multiple knife-edge lines. The knife-edge lines interconnect to form the illustrated polygons


36


and


38


. The apexes and correspondingly knife-edged or pyramid formed polygons are sized and positioned in sufficient proximity to fall within the confines of a single test pad of which the apparatus is adapted to engage, as will be more apparent from the continuing discussion.




Other ways could be utilized to form projecting apexes beneath the masking blocks at the masking block centers. As but one example, a wet or dry isotropic etch in place of the step depicted by

FIG. 4

could be utilized. Such etching provides the effect of undercutting more material from directly beneath the masking blocks to create apexes, as such areas or regions have greater time exposure to etching.




Referring again to

FIG. 5

, the oxidation step produces the illustrated apexes which project from a common plane


56


. For purposes of the continuing discussion, the apexes can be considered as having respective tips


58


and bases


60


, with bases


60


being coincident with common plane


56


. For clarity, tip and base pairs are numbered only with reference to apexes


40


and


42


. Bases


60


of adjacent projecting apexes are spaced from one another a distance sufficient to define a penetration stop plane


62


therebetween. Example spacings between apexes would be


1


micron, while an example length of an individual stop plane would be from


3


to


10


microns. The function of penetration stop plane


62


will be apparent from the continuing discussion. A tip


58


and base


60


are provided at a projecting distance apart which is preferably designed to be about one-half the thickness of the test pad which the given apparatus is adapted to engage.




Multiple oxidizing and stripping steps might be conducted to further sharpen and shrink the illustrated projecting apexes. For example and again with reference to

FIG. 4

, the illustrated construction in such multiple steps would have layer


48


stripped leaving the illustrated masking blocks in place over the apexes. Then, the substrate would be subjected to another oxidation step which would further oxidize substrate first material


12


, both downwardly and somewhat laterally in the direction of the apexes, thus likely further sharpening the apexes. Then, the subsequently oxidized layer would be stripped from the substrate, thus resulting in deeper, sharper projections relative from a projecting plane.




Referring to

FIG. 7

, apex group


43


is covered a nitride masking layer


64


and photopatterned. Referring to

FIG. 8

, silicon substrate


12


is then etched into around the masked projecting apexes to form a projection


64


outwardly of which grouping


43


of the projecting apexes project. The masking material is then stripped.




More typically, multiple groups of projecting apexes and projections would be provided, with each being adapted to engage a given test pad on a particular chip. Further tiering for producing electrically contact-engaging probes might also be conducted.

FIG. 9

illustrates such a construction having apex groups


43




a


and


43




b


formed atop respect projection


64




a


and


64




b


. A typical projecting distance from base


60


to tip


58


would be 0.5 microns, with a projection


64


being 100 microns deep and 50 microns wide. Projections


64




a


and


64




b


in turn have been formed atop elongated projections


66




a


and


66




b


, respectively. Such provides effective projecting platforms for engaging test pads as will be apparent from the continuing discussion.




Next, the group of projecting apexes is rendered electrically conductive, and connected with appropriate circuitry for providing a testing function. The discussion proceeds with reference to

FIGS. 10-13

for a first example method for doing so. Referring first to

FIG. 10

, a substrate includes a pair of projections


64




c


and


64




d


having respective outwardly projecting apex groups


43




c


and


43




d


. A layer of photoresist is deposited atop the substrate and patterned to provide photoresist blocks


68


as shown. Photoresist applies atop a substrate as a liquid, thus filling valleys in a substrate initially and not coating outermost projections. Thus, the providing of photoresist to form blocks


68


is conducted to outwardly exposed projecting apex groups


43




c


and


43




d


, as well as selected area


70


adjacent thereto. Photoresist blocks


68


covers selected remaining portions of the underlying substrate.




Referring to

FIG. 11

, electric current is applied to substrate


12


to be effective to electroplate a layer of metal


72


onto outwardly exposed projecting apex groupings


43




c


and


43




d


and adjacent area


70


. An example material for layer


72


would be electroplated Ni, Al, Cu, etc. An example voltage and current where substrate


12


comprises silicon would be 100 V and 1 milliamp, respectively. Under such conditions, photoresist functions as an effective insulator such that metal deposition only occurs on the electrically active surfaces in accordance with electroplating techniques. Photoresist is then stripped from the substrate, leaving the

FIG. 11

illustrated construction shown, which may also include a desired conductive runner


74


formed atop bulk substrate


12


between projections


64




c


and


64




d.






The preferred material for metal layer


72


is platinum, due to its excellent oxidation resistance. Unfortunately, it is difficult to directly bond the typical copper or gold bonding wires to platinum. Accordingly, preferably an intervening aluminum bonding site is provided. Referring to

FIG. 12

, an aluminum or aluminum alloy layer


76


is blanket deposited atop the substrate. A layer of photoresist is deposited and patterned to provide photoresist masking blocks


78


. The substrate would then be subjected to an etch of the aluminum material in a manner which was selective to the underlying platinum. Example etching conditions would include a hot H


3


PO


4


wet etch. Such leaves resulting elevated bonding blocks


80


of aluminum atop which a bonding wire


82


is conventionally bonded, as shown in FIG.


13


.




The description proceeds with reference to

FIG. 14

for utilizing such an apparatus for conducting electrical tests of a chip.

FIG. 14

illustrates the testing apparatus of

FIG. 13

engaging a chip


85


which is being tested. Chip


85


comprises a substrate portion


86


and outwardly exposed bonding pads


88


. Protecting or encapsulating material


90


is provided such that substrate


86


and circuitry associated therewith is protected, with only bonding pads


88


being outwardly exposed. Bonding pads


88


have some thickness “A”.




Substrate


12


comprises a test substrate having engagement probes


64




c


and


64




d


projecting therefrom. Such include respective electrically conductive apexes groups


43




c


and


43




d


positioned in respective proximity to fall within the confines of and engage a single test pad


88


on chip


85


. Such apexes are engaged with the respective test pads, as shown.




The illustrated projecting apexes actually project in to half-way into the thickness of the bonding pads, a distance of approximately on-half “A”. The penetration stop surface


62


described with reference to

FIG. 5

provides a stopping point for preventing the projecting points from extending further into bonding pads


88


than would be desired. In connecting the testing apparatus to chip


85


, pressure would be monitored during engagement of the projecting tips relative to the pads


88


. At some point during the projection, the force or back pressure against the testing apparatus would geometrically increase as the penetration stop plane reaches the outer surface of the bonding pads


88


, indicating that full penetration had occurred. At this point, the testing substrate and chip


85


would be effectively electrically engaged. An electric signal would be sent between the respective grouping of apexes and respective test pads in conventional testing methods to evaluate operability of integrated circuitry formed within the semiconductor substrate


85


.




Reference is made to

FIGS. 15-17

for a description of an alternate method of rendering projecting apexes electrically conductive.




Starting with

FIG. 15

, such are sectional views taken laterally through projection


64




a


of FIG.


9


. Referring to

FIG. 16

, an electrically conductive nucleation layer


90


is blanket deposited atop the apexes and substrate. An example material would be elemental nickel deposited by sputter techniques. Photoresist is then applied and patterned as shown to produce photoresist blocks


92


. Thus, the nucleation layer coated projecting apexes and selected area adjacent thereto is outwardly exposed, while selected remaining nucleation layer coated portions of the substrate are coated by resist blocks


92


. At this point, a current is applied to nucleation layer


90


effective to electrodeposit a layer


94


, such as electroless deposited copper, to a thickness of


1


micron. Resist blocks


92


effectively insulate underlying nucleation layer


90


from depositing copper atop the resist. An example voltage and current would be 5 V and 1 milliamp, respectively.




Referring to

FIG. 17

, the resist is then stripped from the substrate. A dry plasma etch is then conducted which selectively removes the exposed nickel nucleation layer


90


relative to copper layer


94


, such that only copper over the illustrated nickel remains. Then if desired and as shown, current is applied to the nucleation layer and copper material in a manner and under conditions which electroless deposits a 2000 Angstrom thick layer


96


of, for example, platinum, palladium or iridium. Wire bonding could then be conducted apart from apexes


43




a


utilizing an intervening block of aluminum.




Such technique is preferable to the previously described electroless deposition method in that lower voltage and current can be utilized in the electroless deposition method where a highly conductive nucleation layer is provided atop the substrate.




Another alternate and preferred technique for forming and rendering the projecting apexes conductive is shown with reference to

FIGS. 18 and 19

. Such is an alternate construction corresponding to that construction shown by FIG.


10


.

FIG. 18

is the same as

FIG. 10

, but for the addition of, a) an insulating layer


71


, preferably SiO


2


; and b) a metal nucleation layer


73


, prior to the providing and patterning to produce photoresist blocks


68


. Such a process is preferable to that shown by

FIG. 10

to provide separation of the typical monocrystalline silicon substrate


12


from direct contact with metal.

FIG. 19

illustrates the subsequent preferred electroless deposition of a metal layer


72


using substrate nucleation layer


73


as a voltage source. With respect to the embodiment shown by

FIGS. 15-17

, such also would preferably be provided with an insulating layer prior to deposition of the nucleation layer. An alternate and preferred material for layer


73


would be aluminum metal, with the subsequently electroless layer being comprised essentially of platinum. Platinum could then be used as a masking layer to etch exposed aluminum after photoresist strip. An example etch chemistry for such etch would include a wet H


3


PO


4


dip.




In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.



Claims
  • 1. A method of forming an apparatus configured to engage an electrically conductive pad on a semiconductor substrate having integrated circuitry fabricated therein, the method comprising:providing an engagement probe comprising semiconductive material and having an outer surface comprising a grouping of projecting apexes positioned in proximity to one another to engage an electrically conductive pad coupled with the integrated circuitry; providing a conductive layer over the projecting apexes; and providing an insulative layer intermediate the projecting apexes of the engagement probe and the conductive layer.
  • 2. The method of claim 1 further comprising providing a substrate having a surface and wherein the providing the engagement probe comprises providing the engagement probe to extend elevationally above the surface of the substrate.
  • 3. The method of claim 2 wherein the apexes are insulated from the substrate.
  • 4. The method of claim 1 further comprising forming a projection upon a substrate, and wherein the providing the engagement probe comprises providing the engagement probe upon the projection.
  • 5. The method of claim 1 wherein the providing the engagement probe comprises providing the engagement probe having the outer surface comprising the grouping of projecting apexes in the shape of knife-edge lines.
  • 6. The method of claim 1 wherein the providing the engagement probe comprises providing the engagement probe having the grouping of projecting apexes projecting from a stop plane.
  • 7. The method of claim 1 wherein the providing the engagement probe comprises providing the engagement probe having the grouping of projecting apexes at a common potential.
  • 8. A method of engaging electrically conductive pads on a semiconductor substrate having integrated circuitry, the method comprising:providing an engagement probe comprising a semiconductor material and having an outer surface comprising a plurality of electrically conductive projecting apexes positioned to engage a single pad coupled with the integrated circuitry, the apexes having an outer conductive layer, engaging the apexes with the single pad coupled with the integrated circuitry; and sending an electric signal between the apexes and the single pad to evaluate operability of the integrated circuitry.
  • 9. The method of claim 8 further comprising removing the apex from the pad.
  • 10. The method of claim 8 wherein the providing further comprises providing a plurality of such engagement probes.
  • 11. The method of claim 8 wherein the providing further comprises providing the engagement probe having the apex project from a stop plane.
  • 12. The method of claim 8 wherein the providing further comprises providing the engagement probe having at least one of the apexes in the shape of a knife-edge line.
  • 13. The method of claim 8 wherein the providing further comprises providing the engagement probe having the plurality of apexes in the shape of knife-edge lines positioned to form an enclosed polygon.
  • 14. The method of claim 8 wherein the providing further comprises providing the engagement probe having the plurality of apexes at a common potential.
  • 15. The method of claim 8 wherein the providing further comprises providing the engagement probe having an outer metal layer comprising the conductive layer.
  • 16. A method of engaging electrically conductive pads on a semiconductor substrate having integrated circuitry, the method comprising:providing an engagement probe comprising a semiconductor material and having an outer surface comprising at least one electrically conductive projecting apex positioned to engage a single pad coupled with the integrated circuitry, the apex having an outer conductive layer; engaging the apex with the single pad coupled with the integrated circuitry; and sending an electric signal between the apex and the single pad to evaluate operability of the integrated circuitry; wherein the providing further comprises providing the engagement probe having the apex in the shape of a knife-edge line.
  • 17. The method of claim 16 wherein the providing further comprises providing the engagement probe having a plurality of apexes in the shape of knife-edge lines positioned to form an enclosed polygon.
RELATED PATENT DATA

This patent resulted from a divisional application of U.S. patent application Ser. No. 09/644,248, filed Aug. 22, 2000, now pending, entitled “Methods of Forming Apparatuses and a Method of Engaging Electrically Conductive Test Pads on a Semiconductor Substrate”, naming Warren M. Farnworth et al. as inventors; which was a continuation application of U.S. patent application Ser. No. 08/962,229, filed Oct. 31, 1997, now U.S. Pat. No. 6,124,721, issued on Sep. 26, 2000; which was a continuation of U.S. patent application Ser. No. 08/621,157, filed Mar. 21, 1996, since abandoned; which was a continuation of U.S. patent application Ser. No. 08/206,747, filed Mar. 4, 1994, now U.S. Pat. No. 5,523,697, issued Jun. 4, 1996; which was divisional of U.S. patent application Ser. No. 08/116,394, filed Sep. 3, 1993, now U.S. Pat. No. 5,326,428, issued Jul. 5, 1994; the disclosures of which are incorporated by reference.

US Referenced Citations (60)
Number Name Date Kind
3412456 Ebisawa Nov 1968 A
3469019 Reimann Sep 1969 A
4105970 Katz Aug 1978 A
4116523 Coberly et al. Sep 1978 A
4141055 Berry et al. Feb 1979 A
4182781 Hooper et al. Jan 1980 A
4189825 Robillard et al. Feb 1980 A
4312177 Robillard et al. Jan 1982 A
4315984 Okazaki et al. Feb 1982 A
4417206 Stowers Nov 1983 A
4499656 Fabian et al. Feb 1985 A
4566184 Higgins et al. Jan 1986 A
4571540 Stowers et al. Feb 1986 A
4585991 Reid et al. Apr 1986 A
4881118 Niwayama et al. Nov 1989 A
4924589 Leedy May 1990 A
4929999 Hoebrechts et al. May 1990 A
4937653 Blonder et al. Jun 1990 A
4952272 Okino et al. Aug 1990 A
4963225 Lehman-Lemar Oct 1990 A
5014161 Lee et al. May 1991 A
5032541 Sakamoto et al. Jul 1991 A
5045780 Swart Sep 1991 A
5072116 Kawade et al. Dec 1991 A
5103557 Leedy Apr 1992 A
5137461 Bindra et al. Aug 1992 A
5177438 Littlebury et al. Jan 1993 A
5177439 Liu et al. Jan 1993 A
5196251 Bakhru et al. Mar 1993 A
5206585 Chang et al. Apr 1993 A
5235140 Reele et al. Aug 1993 A
5239260 Widder et al. Aug 1993 A
5245135 Schreiber et al. Sep 1993 A
5262718 Svendsen et al. Nov 1993 A
5307561 Feigenbaum et al. May 1994 A
5323035 Leedy Jun 1994 A
5326428 Farnworth et al. Jul 1994 A
5334804 Love et al. Aug 1994 A
5353195 Fillion et al. Oct 1994 A
5367253 Wood et al. Nov 1994 A
5402077 Agahdel et al. Mar 1995 A
5419807 Akram et al. May 1995 A
5420520 Anshel et al. May 1995 A
5431328 Chang et al. Jul 1995 A
5468917 Brodsky et al. Nov 1995 A
5471151 DeFrancesco Nov 1995 A
5477087 Kwakita et al. Dec 1995 A
5478779 Akram Dec 1995 A
5523697 Farnworth et al. Jun 1996 A
5541525 Wood et al. Jul 1996 A
5559444 Farnworth et al. Sep 1996 A
5625297 Arnaudov et al. Apr 1997 A
5716218 Farnworth et al. Feb 1998 A
5790377 Schreiber et al. Aug 1998 A
5831832 Gillette et al. Nov 1998 A
5838160 Beaman et al. Nov 1998 A
5849633 Akram Dec 1998 A
5869787 Akram Feb 1999 A
6002266 Briggs et al. Dec 1999 A
6093643 Akram Jul 2000 A
Foreign Referenced Citations (7)
Number Date Country
329314 Aug 1989 EP
5714838 Sep 1982 JP
2-5540 Jan 1990 JP
2232946 Sep 1990 JP
53171 Mar 1991 JP
108350 May 1991 JP
410446 Jan 1992 JP
Non-Patent Literature Citations (1)
Entry
Moto'o Nakano, “A Probe for Testing Semiconductor Integrated Circuits and a Test Method Using said Probe,” Mar. 25, 1991, Japanese Patent Office Disclosure No. Hei 3-69131, Filing No. Hei 1-205301, Filing date Aug. 8, 1989.
Continuations (3)
Number Date Country
Parent 08/962229 Oct 1997 US
Child 09/644248 US
Parent 08/621157 Mar 1996 US
Child 08/962229 US
Parent 08/206747 Mar 1994 US
Child 08/621157 US