Claims
- 1. A method of forming conductively doped contacts on a supporting substrate in a semiconductor device, said method comprising the steps of:
- preparing a conductive area to accept contact formation;
- forming a phosphorus doped polysilicon layer over said conductive area, said conductive area and said phosphorus layer having a first interfacial silicon dioxide layer therebetween;
- forming an arsenic doped polysilicon layer over said phosphorus doped polysilicon layer that is at least five times greater in thickness than said phosphorus doped polysilicon layer, said arsenic doped polysilicon layer and said phosphorus doped polysilicon layer having a second interfacial silicon dioxide layer therebetween;
- annealing said layers to provide sufficient thermal treatment to allow phosphorus atoms to break up said first interfacial silicon dioxide layer while said second interfacial silicon dioxide layer deters the out-diffusion of phosphorus atoms into said arsenic doped polysilicon layer; and
- further annealing said layers so that said phosphorus atoms break up said second interfacial silicon dioxide layer.
- 2. The method as recited in claim 1, wherein said supporting substrate comprises a silicon substrate.
- 3. The method as recited in claim 1, wherein said conductive area is a conductively doped portion of a silicon substrate.
- 4. The method as recited in claim 1, wherein said phosphorus doped polysilicon layer is doped with a concentration of phosphorus impurities greater than 5E19 cm.sup.-3.
- 5. The method as recited in claim 1, wherein said conductive area is a conductively doped polysilicon material.
- 6. The method as recited in claim 1, wherein the two doped polysilicon layers are deposited one after another in separate deposition steps, thereby forming said second interfacial silicon dioxide layer therebetween.
- 7. The method as recited in claim 6, wherein the presence of said second interfacial silicon dioxide layer initially hinders the out-diffusion of said phosphorus atoms into said overlying arsenic doped polysilicon layer to thereby provide sufficient time for the phosphorus atoms to breakup said first interfacial silicon dioxide layer duringwhich the phosphorus atoms also break up said second interfacial silicon dioxide layer prior to out-diffusing into said arsenic doped polysilicon layer.
- 8. The method as recited in claim 1, wherein said phosphorus doped polysilicon layer has a thickness in the range of 100-500 .ANG. and said arsenic doped polysilicon layer has a thickness in the range of 500-5000 .ANG..
- 9. The method as recited in claim 1, wherein said annealing step is performed at a temperature range of approximately 900.degree.-1100.degree. C.
- 10. The method as recited in claim 1, wherein said semiconductor device comprises memory devices.
- 11. The method as recited in claim 1, wherein said annealing step is performed such that the arsenic atoms and the phosphorus atoms diffuse into the conductive area no more than 500-1000 .ANG. from the edge of said contact formation.
- 12. The method as recited in claim 1, wherein the two doped polysilicon layers are insitu doped.
- 13. The method as recited in claim 1, wherein the two doped polysilicon layers are doped by implantation.
- 14. A method of forming conductively doped contacts on a supporting substrate in a semiconductor device, said method comprising the steps of:
- preparing a conductive area to accept contact formation;
- forming a phosphorus insitu doped polysilicon layer over said conductive area, said conductive area and said phosphorus insitu doped polysilicon layer having a first interfacial silicon dioxide layer therebetween;
- forming an arsenic insitu doped polysilicon layer over said phosphorus insitu doped polysilicon layer that is at least five times greater in thickness than said phosphorus doped polysilicon layer, said arsenic insitu doped polysilicon layer and said phosphorus insitu doped polysilicon layer having a second interfacial silicon dioxide layer therebetween and where the two insitu doped polysilicon layers are deposited one after another in separate deposition steps;
- annealing said layers to provide sufficient thermal treatment to allow phosphorus atoms to break up said first interfacial silicon dioxide layer while said second interfacial silicon dioxide layer deters the out-diffusion of phosphorus atoms into said second polysilicon layer; and
- further annealing said layers so that said phosphorus atoms break up said second interfacial silicon dioxide layer.
- 15. The method as recited in claim 14, wherein said phosphorus doped polysilicon layer is doped with a concentration of phosphorus greater than 5E19 cm.sup.-3.
- 16. The method as recited in claim 14, wherein said supporting substrate comprises a silicon substrate.
- 17. The method as recited in claim 14, wherein said conductive area is a conductively doped portion of a silicon substrate.
- 18. The method as recited in claim 14, wherein said conductive area is a conductively doped polysilicon material.
- 19. The method as recited in claim 14, wherein the presence of said second interfacial silicon dioxide layer initially hinders the out-diffusion of said phosphorus atoms into said overlying arsenic insitu doped polysilicon layer to provide sufficient time for the phosphorus atoms to breakup said first interfacial silicon dioxide layer during which the phosphorus atoms also break up said second interfacial silicon dioxide layer prior to out-diffusing into said arsenic insitu doped polysilicon layer.
- 20. The method as recited in claim 14, wherein said phosphorus insitu doped polysilicon layer has a thickness in the range of 100-500 .ANG. and said arsenic insitu doped polysilicon layer has a thickness in the range of 500-5000 .ANG..
- 21. The method as recited in claim 14, wherein said annealing step is performed at a temperature range of approximately 900.degree.-1100.degree. C.
- 22. The method as recited in claim 14, wherein said semiconductor device comprises memory devices.
- 23. The method as recited in claim 14, wherein said annealing step is performed such that the arsenic atoms and the phosphorus atoms diffuse into the conductive area no more than 500-1000 .ANG. from the edge of said contact formation.
Parent Case Info
This is a CIP of application(s) Ser. No. 08/218,474 filed on Mar. 24, 1994, abandoned.
Government Interests
This invention was made with Government support under Contract No. MDA972-92-C-0054 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
59-138332 |
Aug 1984 |
JPX |
Non-Patent Literature Citations (1)
Entry |
S. Wolf & R. N. Tauber "Silicon Processing for the VLSI Era" 1986 pp. 290-291, vol. 1. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
218474 |
Mar 1994 |
|