Claims
- 1. A method of fabricating a semiconductor structure comprising the steps of:
- (a) providing a semiconductor substrate having a substantially planar surface;
- (b) forming a coating on said surface;
- (c) forming a window in said coating, said window having an edge;
- (d) forming a trench in said substrate, said trench having a sidewall co-aligned to said edge, an intersection of said trench and said surface forming a corner;
- (f) forming a corner material co-aligned with said corner and extending over said surface; and
- (g) forming a field effect transistor having a channel having a current path extending parallel to said corner, said corner, said channel being spaced from said corner by said corner dielectric.
- 2. A method as recited in claim 1, wherein said step (f) is performed after said step (c) and before said step (d), said step (f) comprising the step of providing a spacer along exposed edges of said window, and wherein in said step (d) said trench is self-aligned to said spacer.
- 3. A method as recited in claim 2, wherein said spacer's is removed after said step (d), said method further comprising the step of lining said sidewall and said edge with insulator so that a portion of said insulator forms a corner dielectric on said substrate adjacent said corner.
- 4. A method as recited in claim 3, wherein a portion of said material remains after processing is complete.
- 5. A method as recited in claim 1, further comprising the step of:
- (e) lining said sidewall and said edge with insulator.
- 6. A method as recited in claim 5, further comprising after said (d) the step of removing said coating adjacent said trench and wherein said material of said step (f) is formed by providing an insulating spacer along exposed edges of said insulator.
- 7. A method as recited in claim 5, wherein in said step (e) said lining step fills said trench with trench dielectric.
- 8. A method as recited in claim 7, wherein said step (e) further comprises the step of planarizing said trench dielectric, stopping on said coating.
- 9. A method as recited in claim 5, said corner material comprising a spacer.
- 10. A method as recited in claim 1, wherein a portion of said material remains after processing is complete.
- 11. A method as recited in claim 1, wherein said coating is an insulator.
- 12. A method as recited in claim 1, wherein said material is an insulator.
- 13. A method as recited in claim 1, wherein said step (c) is accomplished by the step of directional etching.
- 14. A method as recited in claim 1, further comprising the step of providing an insulator in said trench, wherein said insulator fills said trench.
Parent Case Info
This is a divisional of application Ser. No. 08/348,709, filed on Dec. 2, 1994 now U.S. Pat. No. 5,521,422.
US Referenced Citations (10)
Foreign Referenced Citations (6)
Number |
Date |
Country |
56-83036 |
Jul 1981 |
JPX |
57-43431 |
Mar 1982 |
JPX |
57-112047 |
Jul 1982 |
JPX |
2-294031 |
Dec 1990 |
JPX |
3-101147 |
Apr 1991 |
JPX |
6-204332 |
Jul 1994 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
348709 |
Dec 1994 |
|