Claims
- 1. A method of suppressing activation of a parasitic NPN transistor in FETs, IGBTs and MCTs with a P-type body region having a channel region adjacent a gate oxide layer, the method comprising the steps of:doping said P-type body region with boron to a first impurity concentration appropriate for said channel region; doping said P-type body region with gallium to a second impurity concentration, the combination of said first impurity concentration and said second impurity concentration being a third impurity concentration that is appropriate for said P-type body region; wherein said third impurity concentration decreases about to said first impurity concentration in said channel region by depletion of said gallium into said gate oxide layer.
- 2. A method of decreasing the turn-off time of an MCT with a P-type body region having a channel region adjacent a gate oxide layer, the method comprising the step of:doping said P-type body region with one of the dopants selected from the group of P-type dopants consisting of indium, aluminum and gallium to a first impurity concentration that is appropriate for said P-type body region to thereby suppress activation of a parasitic NPN transistor in the MCT, wherein said first impurity concentration decreases to a lower second impurity concentration in said channel region by depletion of said P-type dopants into said gate oxide layer due to the small segregation coefficient of the indium and aluminum and to the higher diffusion rate of the gallium.
- 3. A method of fabricating a semiconductor device with an N-type source region with a P-type body region therein, the body region having a P-type channel region that contacts an overlying gate oxide layer, the method comprising the steps of:(a) forming the P type body region with a P-type dopant comprising a first dopant which either segregates into the gate oxide layer with a segregation coefficient of less than 0.3 or which diffuses through the gate oxide layer at least 2 times faster than it diffuses in a semiconductor material forming the P-type body region; (b) growing the gate oxide layer on the surface of the P type body region over and in contact with the channel region, and (c) controlling the conductivity of the channel region with the interaction of the first dopant with the gate oxide layer.
- 4. The method of claim 3 wherein the P-type dopant further comprises boron and wherein the first dopant is one of gallium, indium and aluminum.
Parent Case Info
This is a division of application Ser. No. 08/005,857, filed Jan. 15, 1993 now abandoned. This application is a continuation of Ser. No. 07/631,214 Dec. 21, 1990 ABN which is a continuation of Ser. No. 07/375,177 Jul 3, 1989 ABN.
US Referenced Citations (10)
Foreign Referenced Citations (5)
Number |
Date |
Country |
2062349 |
Oct 1980 |
GB |
52042164 |
Mar 1982 |
JP |
59149057 |
Aug 1984 |
JP |
60186068 |
Sep 1985 |
JP |
63133677 |
Jun 1988 |
JP |
Non-Patent Literature Citations (3)
Entry |
Ghandi, Sorab K., “The Theory and Practice of Microelectronics”, John Wiley & Sons, p. 91. |
Antonaidis, D.A. et al., “Diffusion of Indium in Silicon Insert and Oxidizing Ambients”, Journal of Applied Physics, 53 (12), Dec. 1982, pp. 9214-9216. |
Chow, T.P. et al., “Counterdoping of MOS Channel (CDC)-A New Technique of Improving Suppression of Latching in Insulated Gate Bipolar Transistors”, IEEE Electron Device Letters, vol. 9, No. 1., Jan. 1988, pp. 29-31. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
07/631214 |
Dec 1990 |
US |
Child |
08/005857 |
|
US |
Parent |
07/375177 |
Jul 1989 |
US |
Child |
07/631214 |
|
US |