Claims
- 1. A split-gate flash memory cell with an additional thin nitride layer and improved coupling ratio comprising:a substrate having active and field regions defined; an additional thin nitride layer disposed over a thinner first gate oxide layer; patterning said additional thin nitride layer and said first gate oxide layer over cell area in said substrate; a second gate oxide layer formed adjacent to said additional thin nitride layer surrounding said cell area; a floating gate partially disposed edgewise on portion of said second gate oxide layer, and substantially over said additional thin nitride layer over said first gate oxide layer; and a control gate over said floating gate.
- 2. The split-gate memory cell of claim 1, wherein said first gate oxide layer has a thickness between about 50 to 55 angstroms (Å).
- 3. The split-gate memory cell of claim 1, wherein the thickness of said additional thin nitride layer is between about 50 to 60 Å.
- 4. The method of claim 1, wherein said second gate oxide layer has a thickness between about 80 to 85 angstroms (Å).
- 5. The split-gate memory cell of claim 1, wherein said floating gate is partially disposed edgewise on a portion of said second gate oxide layer not exceeding half the width of said floating gate.
Parent Case Info
This is a division of patent application Ser. No. 09/100,691, U.S. Pat. No. 6,046,086 filing date Jun. 19, 1998, A Method To Improve The Capacity Of Data Retention And Increase The Coupling Ratio Of Source To Floating Gate In Split-Gate Flash, assigned to the same assignee as the present invention.
US Referenced Citations (9)