Claims
- 1. A method of making an integrated circuit chip having an array of transducers and other circuit components comprising the steps of:forming the other circuit components on a semiconductor substrate using a fabrication process, the fabrication process using materials that may cause malfunction if subjected to temperatures over a predetermined maximum temperature for a period of time, said step of forming including forming interconnect points to which transducer interconnect lines can be subsequently connected; and forming the array of transducers over the other circuit components, the step of forming the array of transducers using another fabrication process that will prevent the previously formed other circuit components from being subjected to temperatures over the predetermined maximum temperature for the period of time, the step of forming the array of transducers including forming transducer interconnect lines that couple at least one electrode associated with each transducer to the interconnect points.
- 2. A method according to claim 1 wherein the fabrication process is a CMOS fabrication process.
- 3. A method according to claim 1 wherein the fabrication process is a bipolar fabrication process.
- 4. A method according to claim 1 wherein the other fabrication process uses aluminum to establish the electrodes and the transducer interconnect lines.
- 5. A method according to claim 1 wherein the other circuit components include switches and amplifiers.
- 6. A method according to claim 1 wherein the other circuit components include switches, amplifiers and multiplexors.
- 7. A method according to claim 1, wherein, after the step of forming the other circuit components and before the step of forming the array of transducers, is included the step of planarizing an insulative surface of the semiconductor.
- 8. A method according to claim 1 wherein a vertical dimension of the interconnect lines is not greater than 5 times the horizontal dimension of the interconnect lines.
- 9. A method of making an integrated circuit chip having a transducer and another circuit component comprising the steps of:forming the other circuit component on a semiconductor substrate using a fabrication process, the fabrication process using materials that may cause malfunction if subjected to temperatures over a predetermined maximum temperature for a period of time, said step of forming including forming at least one interconnect point to which at least one transducer interconnect line can be subsequently connected; and forming the transducer over the other circuit component, the step of forming the array of transducers using another fabrication process that will prevent the previously formed other circuit components from being subjected to temperatures over the predetermined maximum temperature for the period of time, the step of forming the transducer including forming at least one transducer interconnect line that couples to the at least one electrode associated with the transducer to the at least one interconnect point.
- 10. A method according to claim 9 wherein the fabrication process is a CMOS fabrication process.
- 11. A method according to claim 9 wherein the fabrication process is a bipolar fabrication process.
- 12. A method according to claim 9 wherein the other fabrication process uses aluminum to establish the electrodes and the transducer interconnect line.
- 13. A method according to claim 9 wherein the other circuit component includes a switch and an amplifier.
- 14. A method according to claim 9, wherein, after the step of forming the other circuit component and before the step of forming the transducer, is included the step of planarizing an insulative surface of the semiconductor.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a division of U.S. application Ser. No. 09/344,312 filed Jun. 24, 1999 now U.S. Pat. No. 6,246,158.
US Referenced Citations (6)
| Number |
Name |
Date |
Kind |
|
5329498 |
Greenstein |
Jul 1994 |
A |
|
5406163 |
Carson et al. |
Apr 1995 |
A |
|
5692279 |
Mang et al. |
Dec 1997 |
A |
|
5789845 |
Wadaka et al. |
Aug 1998 |
A |
|
6346811 |
Smith, Jr. |
Feb 2002 |
B1 |
|
6324907 |
Halteren et al. |
Dec 2002 |
B1 |
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| WO9819140 |
May 1998 |
WO |