Claims
- 1. A composite semiconductor element, comprising:
- a semiconductor substrate having a main body portion and a non-epitaxial portion projecting from a planar surface of said main body portion;
- an epitaxial layer on the planar surface of said main body portion of said semiconductor substrate and surrounding said projecting non-epitaxial portion;
- insulating isolation regions in predetermined regions of said epitaxial layer, said non-epitaxial portion of said semiconductor substrate; and said main body portion of said semiconductor substrate to insulate and isolate said epitaxial layer and said non-epitaxial portion of said semiconductor substrate from each other and to define element regions in said epitaxial layer and in said non-epitaxial portion of said semiconductor substrate;
- an n-channel MOS transistor and a CCD element in respective element regions in said non-epitaxial portion of said semiconductor substrate; and
- a p-channel MOS transistor and a bipolar element in respective element regions in said epitaxial layer.
- 2. The composite semiconductor element according to claim 1, wherein said semiconductor substrate consists of monocrystalline silicon.
- 3. The composite semiconductor element according to claim 1, wherein a major surface of said island region and a major surface of said epitaxial layer constitute a substantially planar surface.
- 4. The composite semiconductor element according to claim 1, wherein the resistivity of said non-epitaxial portion of said semiconductor substrate is 20 .OMEGA. cm or less.
- 5. The composite semiconductor element according to claim 1, wherein said insulating isolation region comprise:
- trenches formed in predetermined regions of said epitaxial layer, said island region, and said semiconductor substrate; and
- polysilicon filled in said trenches.
- 6. The composite semiconductor element according to claim 5, wherein a channel stopper is arranged at a bottom portion of said insulating isolation regions.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 1-302477 |
Nov 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/616,088, filed Nov. 20, 1990.
US Referenced Citations (18)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 60-132367 |
Jul 1985 |
JPX |
Non-Patent Literature Citations (2)
| Entry |
| Peter Van Zant, "Microchip Fabrication", Second Edition, Chapter Eleven, pp. 266-267 and Chapter Twelve--p. 314. |
| "Video Camera Signal Processing IC with CCD Delay Lines", T. Kiyofuji et al., CH2871-2/90/0000-0342-1990 IEEE, pp. 342-343. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
616088 |
Nov 1990 |
|