Claims
- 1. A nanowire device comprising:
a substrate; a plurality of corresponding patterned electrodes on the substrate; a plurality of catalyst sites on each of the patterned electrodes; a plurality of corresponding nanowires grown from the catalyst sites; and a dielectric material deposited on the nanowires such that the dielectric material fills at least some volume between adjacent nanowires, enhances the strength of the nanowires, and provides electrical insulation between the nanowires, wherein the dielectric material is planarized to form a planarized surface at which tips of the nanowires are located.
- 2. The nanowire device defined in claim 1 wherein the nanowires comprise carbon nanotubes.
- 3. The nanowire device defined in claim 1 wherein the nanowires comprise single-crystal semiconductor nanowires.
- 4. The nanowire device defined in claim 1 wherein the dielectric material is silicon oxide.
- 5. The nanowire device defined in claim 1 wherein the substrate is silicon, wherein the dielectric material is chemically-mechanically polished silicon oxide, and wherein the nanowires are carbon nanotubes.
- 6. The nanowire device defined in claim 1 wherein the electrode pads have lateral dimensions in the range of 0.2-20 μm.
- 7. The nanowire device defined in claim 1 wherein there are at least nine electrodes in the device.
- 8. The nanowire device defined in claim 1 wherein at least some of the nanowires have diameters in the range of 10 nm to 100 nm.
- 9. The nanowire device defined in claim 1 wherein the substrate is silicon, the dielectric material includes silicon oxide, the nanowires comprise carbon nanotubes at least some of which have diameters in the range of 10 nm to 100 nm and lengths of more than 0.5 μm.
- 10. The nanowire device defined in claim 1 wherein the catalyst sites are arranged on the electrodes in a regular pattern.
- 11. A method for fabricating a nanowire device, comprising:
forming at least one metal electrode on a substrate; depositing resist on the electrode; patterning the resist using e-beam lithography to establish at least one hole that defines at least one catalyst site where catalyst is to be deposited; depositing a layer of catalyst metal on top of the patterned resist and in the hole; removing the patterned resist after depositing the layer of catalyst metal so that catalyst remains in the catalyst site defined by the hole; and growing a nanowire from the catalyst site.
- 12. The method defined in claim 11 wherein the resist is patterned to establish a plurality of holes that define a plurality of catalyst sites from which a plurality of corresponding nanowires are grown, the method further comprising depositing an insulator on top of the nanowires.
- 13. The method defined in claim 11 wherein the resist is patterned to establish a plurality of holes that define a plurality of catalyst sites from which a plurality of corresponding nanowires are grown, the method further comprising depositing a layer of insulating material on top of the nanowires and planarizing the deposited material so that tips of the nanowires are exposed.
- 14. The method defined in claim 11 wherein the resist is patterned to establish a plurality of holes that define a plurality of catalyst sites from which a plurality of corresponding nanowires are grown, the method further comprising depositing a layer of insulator on top of the nanowires and planarizing the deposited insulator so that tips of the nanowires are exposed.
- 15. The method defined in claim 11 wherein the resist is patterned to establish a plurality of holes that define a plurality of catalyst sites from which a plurality of nanowires are grown, the method further comprising depositing a layer of silicon dioxide on top of the nanowires and planarizing the deposited oxide so that tips of the nanowires are exposed.
- 16. The method defined in claim 11 wherein forming at least one metal electrode on the substrate comprises forming a plurality of electrodes on the substrate.
- 17. The method defined in claim 11 wherein the substrate comprises a silicon wafer, wherein forming at least one metal electrode on the substrate comprises forming a plurality of electrodes on the substrate, wherein the resist is patterned to establish a plurality of holes on each electrode that define a plurality of catalyst sites from which a plurality of nanowires are grown, the method further comprising depositing a layer of insulator on top of the nanowires and planarizing the deposited insulator so that tips of the nanowires are exposed.
- 18. A method for forming a nanowire device comprising:
forming a plurality of metal electrodes on a substrate; forming a plurality of catalyst sites on each electrode; growing nanowires from the catalyst sites; depositing a layer of dielectric on top of the nanowires; and planarizing the dielectric after deposition so that tips of the nanowires are exposed.
- 19. The method defined in claim 18 wherein the metal electrodes include a metal selected from the group consisting of titanium, gold, and platinum, wherein the catalyst sites include a metal selected from the group consisting of nickel and gold, and wherein the substrate includes a material selected from the group consisting of silicon, quartz, sapphire, and glass.
- 20. The method defined in claim 18 wherein the nanowires comprise doped semiconductors.
STATEMENT OF GOVERNMENT SUPPORT
[0001] This invention was made in the course of U.S. contract No. NAS2-99092 awarded by NASA. The U.S. government has certain rights in the invention.