The present disclosure claims priority to Chinese Patent Application No. 2020114996564 filed on Dec. 17, 2020 with the Chinese Patent Office, and entitled “Power Supply Circuit and Display Apparatus”, the contents of which are incorporated herein by reference in entirety.
The present disclosure relates to the technical field of integrated circuits, in particular to a power supply circuit, a driving chip and a display apparatus.
Among LED (Light Emitting Diode) display driving chips, most of them use the structure shown in
In the case of requiring a large constant-current-source current Iout output, since the ratio of K:J is fixed, the current I1 needs to be very large, thereby the power consumption of the chip increases.
The embodiments of the present disclosure aim at providing a power supply circuit, a driving chip and a display apparatus.
The embodiment of the present disclosure provides a power supply circuit, including:
Optionally, the reference-current generating circuit includes
Optionally, the number of groups of the first P-type field-effect transistors is four.
Optionally, the driver circuit includes
Optionally, the channel-current output circuit includes
Optionally, the number of groups of the second N-type field-effect transistors is four.
Optionally, the driver circuit also includes:
Optionally, the driver buffer includes two inverters connected in series.
Optionally, the first switch includes a plurality of first sub-switches, with each independently controlling whether the multi-group first P-type field-effect transistors are turned on or not; and
Optionally, the plurality of first sub-switches are connected to the multi-group first P-type field-effect transistors in one-to-one correspondence; and
Optionally, the ratio of the number of multiple groups of the first P-type field-effect transistors is the same as the ratio of the number of multiple groups of the second N-type field-effect transistors.
Optionally, the adjustment ratio of the conducted number of the multi-group first P-type field-effect transistors is the same as the adjustment ratio of the conducted number of the multi-group second N-type field-effect transistors.
Optionally, the switch control signals for the first switch and the second switch are the same.
The embodiment of the present disclosure also provides a driving chip, including the above-mentioned power supply circuit.
The embodiment of the present disclosure also provides a display apparatus, including:
In order to illustrate the technical solutions of the embodiments of the present disclosure more clearly, the following drawings that are used in the embodiments of the present disclosure will be briefly introduced.
101—reference-current generating circuit; 102—current mirror circuit; 103—current output circuit; 301—reference-current generating circuit; 302—driver circuit; 303—channel-current output circuit.
The technical solutions in the embodiments of the present disclosure will be described below with reference to the drawings in the embodiments of the present disclosure.
Similar numbers and letters denote similar items in the following figures, so that once an item is defined in a figure, further definition and explanation in subsequent figures are not required. Meanwhile, in the description of the present disclosure, the terms “first”, “second” and so on are only used to distinguish descriptions, and cannot be understood as indicating or implying relative importance.
The reference-current generating circuit 301 is configured to generate the reference current I0. Optionally, the reference-current generation circuit 301 includes a first amplifier OP0, a resistor REXT, multi-group first P-type field-effect transistors PM0, and a first switch K0.
The first and the second are mainly used for distinguishing. The inverting input terminal of the first amplifier OP0 is configured to input the reference voltage VREF; the output terminal is connected to the gates of multi-group first P-type field-effect transistors PM0, and configured to provide the gate voltage VGATEP; and the non-inverting input terminal is connected to the second terminal of the resistor REXT. The first terminal of the resistor REXT is grounded, the second terminal is connected to the non-inverting input terminal of the first amplifier OP0 and the drains of multi-group first P-type field-effect transistors PM0. The sources of multi-group first P-type field-effect transistors PM0 are connected to the power supply, the gates are respectively connected to the output terminal of the first amplifier OP0, and the drains are connected to the second terminal of the resistor REXT and output the reference current I0 to the resistor REXT.
The reference voltage VREF may be generated by the bandgap reference voltage source inside the chip, the first amplifier OP0, multi-group first P-type field-effect transistors PM0 and external resistor REXT are used to form the negative feedback structure, so as to obtain the reference current I0.
In the formula, I0 represents the reference current, Vref represents the reference voltage, and Rext represents the resistance.
The first switch K0 is connected to multi-group first P-type field-effect transistors PM0, and configured to independently control whether each group of first P-type field-effect transistors PM0 are turned on or not.
As shown in
The first switch K0 may include a plurality of first sub-switches (K0:1, K0:2, K0:3, K0:4), which are connected to multi-group first P-type field-effect transistors PM0 in one-to-one correspondence, and configured to individually control whether the first P-type field-effect transistors PM0 of each group are turned on or not. Each first sub-switch may have two states: connected to a high level to be turned on, and connected to a low level to be turned off.
As shown in
The driver circuit 302 is connected to the reference-current generating circuit 301 and is configured to generate a mirror current I1 with an adjustable mirror ratio according to the reference current I0 and output a bias voltage and a gate drive voltage.
Optionally, as shown in
The gate of the second P-type field-effect transistor PM1 is connected to the gates of the multi-group first P-type field-effect transistors PM0, the source is connected to the power supply, and the drain is configured to output the mirror current I1. The second P-type field-effect transistor PM1 and multi-group first P-type field-effect transistors PM0 form a current mirror. Under the same voltage bias, the current of the MOS device is proportional to the size of device; and when adopting the same-size MOS devices, the current ratio is determined by the number of MOS devices. The required current ratio can be obtained by adjusting the number of MOS devices. Therefore, by controlling the first switch K0, the number of the conducted first P-type field-effect transistors PM0 may be adjusted, accordingly controlling the magnitude of the mirror current I1.
As shown in
The inverting input terminal of the second amplifier OP1 is configured to input the reference voltage VCRES, the output terminal is configured to provide the gate drive voltage VGATE, and the non-inverting input terminal is connected to the drain of the first N-type field-effect transistor NM0.
The gate of the first N-type field-effect transistor NM0 is connected to the output terminal of the second amplifier OP1, the source is grounded, and the drain is connected to the drain of the second P-type field-effect transistor PM1 and the non-inverting input terminal of the second amplifier OP1, and configured to provide the same bias voltage as the reference voltage VCRES.
As shown in
The channel-current output circuit 303 is connected to the driver circuit 302 and is configured to receive the bias voltage and the gate drive voltage and generate a channel current Iout with an adjustable mirror ratio according to the mirror current I0.
As shown in
The non-inverting input terminal of the third amplifier DRIVER_OP is connected to the drain of the first N-type field-effect transistor NM0, so the voltage input to the non-inverting input terminal of the third amplifier DRIVER_OP is equal to the reference voltage VCRES. The gate of the third N-type field-effect transistor NM2 is connected to the output terminal of the third amplifier DRIVER_OP; the source is connected to the drains of multi-group second N-type field-effect transistors NM1 and the inverting input terminal of the third amplifier DRIVER_OP; and the drain is configured to output the channel current.
When the negative feedback system is in a steady state, the voltages of the two input terminals of the amplifier are the same, so the voltage input to the inverting input terminal of the third amplifier DRIVER_OP is also equal to the reference voltage VCRES. In this way, a bias voltage is provided for multi-group second N-type field-effect transistors NM1, and the bias voltage is also equal to the reference voltage VCRES.
The drains of multi-group second N-type field-effect transistors NM1 are respectively connected to the inverting input terminal of the third amplifier DRIVER_OP; the gates are respectively connected to the output terminal of the second amplifier OP1; and the sources are grounded.
The second switch K1 is connected to multi-group the second N-type field-effect transistors NM1, and configured to independently control whether each group of the second N-type field-effect transistors NM1 is turned on or not.
Optionally, as shown in
The second switch K1 may include a plurality of second sub-switches (K1:1, K1:2, K1:3, K1:4), which are connected to the multi-group second N-type field-effect transistors NM1 in one-to-one correspondence, and configured to individually control whether the second N-type field-effect transistors NM1 of each group are turned on or not. Each second sub-switch can have two states: connected to a high level to be turned on, and connected to a low level to be turned off.
As shown in
The ratio of the number of multi-group second N-type field-effect transistors NM1 can be K:K:2K:4K. Assuming that by controlling the above-mentioned second switch K1, the conducted number of the second N-type field-effect transistors NM1 is R2×K (R2 may be 1, 2, 3, 4, 5, 6, 7, 8). The number of the first N-type field-effect transistors NM0 is assumed to be J, since the gate voltage of the second N-type field-effect transistor NM1 is equal to VGATE and the drain voltage is equal to VCRES, in the current branch of the second N-type field-effect transistor NM1 and the third N-type field-effect transistor NM2, according to the current mirror, an accurate output current can be obtained, and the branch current Iout=R2×K/J×I1, wherein Iout represents the channel current. Therefore, by controlling the second switch K1, the conducted number R2×K of the second N-type field-effect transistor NM1 may be adjusted, thereby controlling the magnitude of the output current Iout.
Optionally, as shown in
Optionally, the ratio of the number of multiple groups of first P-type field-effect transistors may be the same as the ratio of number of multiple groups of second N-type field-effect transistors. For example, the ratio of number of multi-group first P-type field-effect transistors PM0 is M:M:2M:4M; and the ratio of number of multi-group second N-type field-effect transistors NM1 is K:K:2K:4K. In this case, it can be considered that the ratios of number are the same.
Optionally, the adjustment ratio of conducted number of multi-group first P-type field-effect transistors is the same as the adjustment ratio of the conducted number of multi-group second N-type field-effect transistors.
That is to say, R1 and R2 mentioned above are equal. The conducted number of the first P-type field-effect transistor PM0 may be controlled by the first switch K0. The conducted number of the first P-type field-effect transistor PM0 may be M, 2M, 3M, 4M, 5M, 6M, 7M, and 8M. The conducted number of the second N-type field-effect transistor NM1 may be controlled by the second switch K1. The conducted number of the second N-type field-effect transistor NM1 may be K, 2K, 3K, 4K, 5K, 6K, 7K and 8K. Therefore, when the conducted number of the first P-type field-effect transistor PM0 is M, the conducted number of the second N-type field-effect transistor NM1 is K; and when the conducted number of the first P-type field-effect transistor PM0 is 2M, the conducted number of the second N-type field-effect transistor NM1 is 2K. By analogy, it can be considered that the adjustment ratios of the conducted number are the same.
Optionally, the switch control signals for the first switch and the second switch may be the same, such that the adjustment ratio of conducted number of multi-group first P-type field-effect transistors is equal to that of multi-group second N-type field-effect transistors, namely, controlling the values of R1 and R2 to be equal. The switch control signal may be configured to control the first switch K0 and the second switch K1, when the switch control signals are the same, that is, the control signals of K0:1 and K1:1 are the same, the control signals of K0:2 and K1:2 are the same, the control signals of K0:3 and K1:3 are the same, and the control signals of K0:4 and K1:4 are the same, when the ratio of the number of multiple groups of first P-type field-effect transistors PM0 is the same as that of multiple groups of second N-type field-effect transistors NM1, the adjustment ratios of the conducted number may be the same, namely, R1=R2. After twice mirroring of the current, it can be obtained:
wherein both R1 and R2 can be represented by R, and are offset. The precise output current Iout can be obtained by adjusting the ratio of the twice mirroring of the resistor REXT.
Optionally, when the output current is small, it is possible to only turn on K0:1 and K1:1. At this time, the accuracy of the constant-current source is the best. When the output current Iout increases and exceeds the capability of NM1:1, K0:2 and K1:2 are turned on. In this way, with the increase of the set output current Iout, the switches K0:1 to K0:4 and K1:1 to K1:4 are turned on one by one, that is, fewer groups of NMOS devices are turned on when the current is smaller, which will improve the current accuracy of the chip. In order to keep the NMOS device in the linear region, the VGATE voltage may be monitored to judge, and once the VGATE is too high or too low, the next-stage switch is turned on or the current switch is turned off. Optionally, by setting a comparator and a logic circuit, whether the VGATE voltage is too high or too low can be automatically judged, thereby a corresponding switch control signal is output to control the first switch K0 and the second switch K1, so as to ensure the accuracy of the current mirror in a larger current range, while reducing the power consumption of the chip. The table below shows the R values for different turning-on states of the switch.
At this point, the static current of the chip is calculated by the following formula:
Idis=Idis_ana+I0+I1+L*ICH,
where Idis represents the static current of the entire chip; Idis_ana represents the static current of other analog modules; I0 and I1 represent respectively the currents of two branches in the power supply circuit; L represents the number of output constant-current channels; and ICH represents the static current of the analog circuit in the constant-current-source channel. In general, N/M>1 and K/J>1. Therefore, it is I1 that changes greatly in the static current of the chip.
According to the circuit provided in the embodiment of the present disclosure,
when current Iout of the output constant-current source increases, R increases accordingly, and I1 decreases, so it can be concluded that the circuit architecture provided in the embodiment of the present disclosure can effectively reduce chip power consumption.
The power supply circuit provided in the embodiment of the present disclosure may be applied in a driving chip, and the driving chip may be a driving chip of an LED (Light Emitting Diode) display panel. The embodiment of the present disclosure also provides a display apparatus, which may include an LED display panel and a driving chip, and the LED display panel may have a common cathode or common anode structure. The driving chip is connected to the LED display panel, and the driving chip may include the power supply circuit provided by the embodiment of the present disclosure, wherein there are multiple channel-current output circuits. The common anode means that the anodes of multiple light emitting diodes in the same row are connected together (for example, connected to +5V), the output terminals IOUT of multiple channel-current output circuits are respectively connected to the cathodes of multiple light emitting diodes, and the difference levels of cathode lead to different brightness. The common cathode means that the cathodes of multiple light emitting diodes in the same row are connected together (for example, grounded), and the output terminals IOUT of multiple channel-current output circuits are respectively connected to the anodes of multiple light emitting diodes. Different levels of anode lead to different brightness.
Each functional module in each embodiment of the present disclosure may be integrated together to form an independent portion, or each module may exist independently, or two or more modules may be integrated to form an independent portion. The “connection” mentioned herein may be directly connection or indirectly connection.
The technical solution proposed in the present disclosure can improve the current accuracy because the mirror ratio can be adjusted, and when the channel current is required to be larger, the mirror current can still be small, thereby reducing power consumption.
Number | Date | Country | Kind |
---|---|---|---|
202011499656.4 | Dec 2020 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2021/130736 | 11/15/2021 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2022/127468 | 6/23/2022 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5612614 | Barrett et al. | Mar 1997 | A |
5867067 | Moriarty, Jr. | Feb 1999 | A |
20210051781 | Song | Feb 2021 | A1 |
20230276550 | Chen | Aug 2023 | A1 |
Number | Date | Country |
---|---|---|
103632635 | Mar 2014 | CN |
104965560 | Oct 2015 | CN |
104965560 | Oct 2015 | CN |
105261327 | Jan 2016 | CN |
109859681 | Jun 2019 | CN |
110096089 | Aug 2019 | CN |
110234188 | Sep 2019 | CN |
110767152 | Nov 2019 | CN |
110767152 | Feb 2020 | CN |
112423436 | Feb 2021 | CN |
214481381 | Oct 2021 | CN |
Entry |
---|
PCT/CN2021/130736, International Search Report mailed Feb. 10, 2022. |
EP21905397.2, EPO Examination Report, Apr. 17, 2024. |
EP21905397.2, EPO Search Report, Apr. 5, 2024. |
JP2023524873, JPO Examination Report, Apr. 8, 2024. |
Number | Date | Country | |
---|---|---|---|
20230402000 A1 | Dec 2023 | US |