This application claims the benefit of People's Republic of China application Serial No. 201220370145.7, filed Jul. 27, 2012, the subject matter of which is incorporated herein by reference.
1. Field of the Invention
The invention relates in general to a bias circuit, and more particularly to a reference voltage generation circuit.
2. Description of the Related Art
The invention is directed to a reference voltage generation circuit for reducing costs and outputting a stable reference voltage having a low noise and a low temperature coefficient.
According to an aspect of the present invention, a reference voltage generation circuit is provided. The reference voltage generation circuit comprises an auto-activation unit, an operational amplifier unit and a tail current resistor. An input end of the operational amplifier unit is grounded via the tail current resistor. The auto-activation unit is coupled to the operational amplifier unit so that the circuit operates at an operating point.
In the present invention, with the auto-activation unit, the operational amplifier unit and the tail current resistor, combined with the configurations of the input end of the operational amplifier unit grounded via the tail current resistor and the auto-activation unit coupled to the operational amplifier unit, the circuit is allowed to operate at an operating point. Further, current noises as well as a circuit area and costs are reduced by a tail current implemented through the described tail current unit.
The above and other aspects of the invention will become better understood with regard to the following detailed description of the preferred but non-limiting embodiments. The following description is made with reference to the accompanying drawings.
In the embodiment, the operational amplifier 201 has an inverting input end 203 connected to a negative end of the voltage source 202, and a non-inverting input end 204 connected to a positive end of the voltage source 202. The resistor R2 has one end connected to the inverting end 203 of the operational amplifier 201, and the other end grounded. The resistor R1 has one end connected to the inverting input end 203 of the operational amplifier 201, and the other end connected to an output end of the operational amplifier 201. The inverting input end 204 of the operational amplifier 201 is also connected to the output end 205 of the operational amplifier 201. The non-inverting input end 203 of the operational amplifier 201, the resistor R1, the resistor R2, and the output end 205 of the operational amplifier 201 form a positive feedback loop. The inverting input end 204 of the operational amplifier 201 and the output end 205 of the operational amplifier 201 form a negative feedback loop. When a gain of the negative feedback loop is greater than a gain of the positive feedback loop, the reference voltage generation circuit 20 disclosed by the embodiment is capable of generating a stable reference voltage V1.
Operation principles of the reference voltage generation circuit 20 of the embodiment are described in detail below.
In the embodiment, by disposing the voltage source 202 at the inverting input end 204 and the non-inverting input end 203 of the operational amplifier 201, a voltage difference occurs between the inverting input end 204 and the non-inverting input end 203 of the operational amplifier 201 to generate the reference voltage V1. The voltage of the voltage source is Vos, i.e., the voltage difference between the inverting input end 204 and the non-inverting input end 203 of the operational amplifier 201 is Vos. When the operational amplifier 201 is substantially equal to an infinite resistor, the reference voltage outputted by the circuit 20 is V1=(R1+R2)/R*Vos. Thus, by adjusting a ratio of the resistor R1 to the resistor R2, the circuit 20 outputs the reference voltage V1 satisfying a user requirement. Further, as the gain of the negative loop is greater than the gain of the positive loop, the circuit 20 is capable of providing a stable output.
Different from the prior art, the voltage source 202 is disposed at the inverting input end 204 and the non-inverting input end 203 of the operational amplifier 201, so that the stable reference voltage V1 can be output without involving a large-size capacitor and thus reducing costs.
In the embodiment, an inverting input end 303 of the operational amplifier unit 301 is connected to an output end 305 of the operational amplifier unit 303 to form a negative feedback loop. The first resistor R3 has one end connected to a non-inverting input end 304 of the operational amplifier unit 301, and the other end grounded. The second resistor R4 has one end connected to one end of the first resistor R3, and the other end connected to one end of the third resistor R5. The third resistor R3 has the other end connected to the output end 305 of the operational amplifier unit 301. The non-inverting input end 304 of the operational amplifier unit 301, the first resistor R3, the second resistor R4, the third resistor R5, and the output end 305 of the operational amplifier unit 301 form a positive feedback loop. In the embodiment, when the gain of the negative feedback loop is greater than the gain of the positive feedback loop, the circuit 30 generates a reference voltage Vref at the output end 305 of the operational amplifier unit 301.
In the embodiment, the operational amplifier unit 301 comprises a stage-one mirror compensation unit and a stage-two mirror compensation unit. The first-stage mirror compensation unit comprises a P-type MOS transistor MP1, a P-type MOS transistor MP2, a P-type MOS transistor MP3, a P-type MOS transistor MP4, an N-type MOS transistor MN3, an N-type MOS transistor MN4, an N-type MOS transistor MN5, and an N-type MOS transistor MN6. The second-stage mirror compensation unit comprises a P-type MOS transistor MP5, a P-type MOS transistor MP6, a P-type MOS transistor MP7, a P-type MOS transistor MP8, an N-type MOS transistor MN7, an N-type MOS transistor MN8, an N-type MOS transistor MN9, and an N-type MOS transistor MN10. The operational amplifier unit 301 further comprises an N-type MOS transistor MN1, an N-type MOS transistor MN2, an N-type MOS transistor MN11, an N-type MOS transistor MN12, a P-type MOS transistor MP9, a P-type MOS transistor MP10, a P-type MOS transistor MP11, a P-type MOS transistor MP12, a resistor R6, and a capacitor C1.
In the embodiment, the first-stage mirror compensation unit and the second-stage mirror compensation unit are connected in parallel between the non-inverting input end 304 of the operational amplifier unit 301, the inverting input end 303 of the operational amplifier unit 301 and the output end 305 of the operational amplifier unit 301. The gate of the N-type MOS transistor MN1 is the non-inverting input end 304 of the operational amplifier unit 301, the gate of the N-type MOS transistor MN2 is the inverting input end 303 of the operational amplifier unit 301, and the drain of the P-type MOS transistor MP9 is the output end 305 of the operational amplifier unit 301.
In the embodiment, the source of the P-type MOS transistor MP1, the source of the P-type MOS transistor MP2, the source of the P-type MOS transistor MP5, the source of the P-type MOS transistor MP6, the source of the P-type MOS transistor MP9, the source of the P-type MOS transistor MP11, and the source of the P-type MOS transistor MP12 are all connected to a first reference voltage VDD. The gate of the P-type MOS transistor MP1 is connected to the gate of the P-type MOS transistor MP2, the gate of the P-type MOS transistor MP5, the P-type MOS transistor MP6, and the gate of the P-type MOS transistor MP12. The drain of the P-type MOS transistor MP1 is connected to the source of the P-type MOS transistor MP3. The gate of the P-type MOS transistor MP3 is connected to the gate of the P-type MOS transistor MP4, the gate of the P-type MOS transistor MP7, the gate of the P-type MOS transistor MP8, the gate of the P-type MOS transistor MP10, and the gate of the P-type MOS transistor MP11. The drain of the P-type MOS transistor MP3 is connected to the drain of the N-type MOS transistor MN5. The gate of the N-type MOS transistor MN5 is connected to the gate of the N-type MOS transistor MN6, the gate of the N-type MOS transistor MN8, the gate of the N-type MOS transistor MN9, and the gate of the N-type MOS transistor MN10. The source of the N-type MOS transistor MN5 is connected to the drain of the N-type MOS transistor MN3. The gate of the N-type MOS transistor MN3 is connected to the gate of the N-type MOS transistor MN4 and the gate of the N-type MOS transistor MN7. The source of the N-type MOS transistor MN3, the source of the N-type MOS transistor MN4, the source of the N-type MOS transistor MN7, and the source of the N-type MOS transistor MN9 are all grounded. The drain of the P-type MOS transistor MP2 is connected to the source of the P-type MOS transistor MP4. The drain of the P-type MOS transistor MP4 is connected to the drain of the N-type MOS transistor MN6. The drain of the P-type MOS transistor MP4 is connected to the gate of the P-type MOS transistor MP1. The source of the N-type MOS transistor MN6 is connected to the drain of the N-type MOS transistor MN4. The drain of the P-type MOS transistor MP5 is connected to the source of the P-type MOS transistor MP7. The drain of the P-type MOS transistor MP7 is connected to the drain of the N-type MOS transistor MN8. The drain of the N-type MOS transistor MN8 is further connected to the gate of the N-type MOS transistor MN7. The source of the N-type MOS transistor MN8 is connected to the drain of the N-type MOS transistor MN7. The drain of the P-type MOS transistor MP6 is connected to the source of the P-type MOS transistor MP8. The drain of the P-type MOS transistor MP8 is connected to the drain of the N-type MOS transistor MN10. The drain of the N-type MOS transistor MN10 is further connected to the gate of the N-type MOS transistor MN10. The source of the N-type MOS transistor MN10 is connected to the drain of the N-type MOS transistor MN9. The gate of the P-type MOS transistor MP9 is connected to the drain of the P-type MOS transistor MP3. The drain of the P-type MOS transistor MP9 is connected to the other end of the third resistor R5. The resistor R6 has one end connected to the gate of the P-type MOS transistor MP9 and the other end connected to one end of the capacitor C1. The capacitor C1 has the other end connected to the drain of the P-type MOS transistor MP9. The drain of the P-type MOS transistor MP11 is connected to the source of the P-type MOS transistor MP10. The drain of the P-type MOS transistor MP10 is connected to the gate of the P-type MOS transistor MP10 and the drain of the N-type MOS transistor MN11. The gate of the N-type MOS transistor MN11 is connected to the gate of the N-type MOS transistor MN12 and the drain of the N-type MOS transistor MN12. The source of the N-type MOS transistor MN11 is connected to the source of the N-type MOS transistor MN12. The drain of the P-type MOS transistor MP12 is connected to the drain of the N-type MOS transistor MN12. The drain of the N-type MOS transistor MN1 is connected to the drain of the P-type MOS transistor MP1. The gate of the N-type MOS transistor MN1 is connected between the first resistor R3 and the second resistor R4. The source of the N-type MOS transistor MN1 is connected to one end of the tail current resistor R7, which has the other end grounded. The drain of the N-type MOS transistor MN2 is connected to the drain of the P-type MOS transistor MP2. The gate of the N-type MOS transistor MN2 is connected to the drain of the P-type MOS transistor MP9. The source of the N-type MOS transistor MN2 is connected to one end of the tail current resistor R7.
In the embodiment, the third resistor R5 is preferably an adjustable resistor, the N-type MOS transistor MN1 is preferably a native device (e.g., a depletion type MOS transistor), and the N-type MOS transistor MN2 is preferably an IO device (e.g., an enhancement type MOS transistor). The N-type MOS transistor MN1 has a threshold voltage of smaller than zero, and the N-type MOS transistor MN2 has a gate voltage of approximately 600 mV. Further, to reduce noises of the circuit 30, the tail current is implemented by the tail current resistor R7.
In the embodiment, relations of sizes of the main MOS transistors in the operational amplifier unit 301 are as follows:
MP1=MP2=N1*MP5=N1*MP6;
MP3=MP4=N2*MP7=N2*MP8;
MN5=MN6=N2*MN8=N2*MN10; and
MN3=MN4=N2*MN7.
In the above equations, N1 and N2 are coefficients. Thus, relations of currents of the main MOS transistors in the operational amplifier unit 301 are as follows:
|(MP1)=|(MP2)=N1*|(MP5)=N1*|(MP6);
|(MN3)=|(MN4)=N2*|(MN7)=N2*|(MP5);
|(MN1)=|(MN2)=(N1−N2)*|(MP5); and
|(MN2)=(Vout−Vgs)/(R7/2)=(Vout*R3/(R3+R4+R5)−Vgs1)/(R7/2).
In the above equations, Vgs1 is the voltage between the gate and the source of the N-type MOS transistor MN1, Vgs2 is the voltage between the gate and the drain of the N-type MOS transistor Mn2, R7 is a resistance value of the tail current resistor R7, R3 is a resistance value of the first resistor R3, R4 is a resistance value of the second resistor R4, and R5 is a resistance value of the third resistor R5.
In the embodiment, the operational amplifier unit 301 has three stable operating points. The first stable operating point is a normal operating point, the second stable operating point is when the output voltage is zero, and the third stable operating point is when the output voltage is significantly lower than the reference voltage Vout output at the normal operating point. When the operational amplifier unit 301 is at the first stable operating point, the circuit 30 outputs the stable reference voltage Vref. When the operational amplifier unit 301 is at the second stable operating point, the N-type MOS transistor MN1 and the N-type MOS transistor MN2 are disconnected such that no current flows through the tail current resistor R7. At this point, the P-type MOS transistors MP1 to MP8 and the N-type MOS transistors MN5 to MN10 are all disconnected, in a way that the P-type MOS transistor is turned off and no current flows through the resistors R3 to R5. Thus, the reference voltage Vout output by the circuit 30 is zero at this point. When the operational amplifier unit 301 operates at the third stable operating point, the voltage output by the circuit 30 is lower than Vout.
In the embodiment, the three stable operating points of the operational amplifier unit 301 are described with the output end 305 of the operational amplifier unit 301 and a voltage source. A voltage range of the voltage source is selected as −0.5V to 3.2V, and a current passing through the voltage source is detected.
Details of how the circuit 30 operates at a normal operating point by coupling the auto-activation unit 302 to the operational amplifier unit 303 are described below.
In the embodiment, the auto-activation unit 302 comprises a first auto-activation unit 306 and a second auto-activation unit 307. The first auto-activation unit 306 and the second auto-activation unit 307 are connected in parallel to the operational amplifier unit 301. The first auto-activation unit 306 comprises a first MOS transistor MP13, a second MOS transistor MN13, a third MOS transistor MP14, and a fourth MOS transistor MP15. The second auto-activation unit 307 comprises a fifth MOS transistor MP18, a sixth MOS transistor MP17, a seventh MOS transistor MP16, an eighth MOS transistor MN14, and a ninth MOS transistor MP15. Preferably, the first MOS transistor MP13, the third MOS transistor MP14, the fourth MOS transistor MP15, the fifth MOS transistor MP18, the sixth MOS transistor MP17, and the seventh MOS transistor MP16 are all P-type MOS transistors. Preferably, the second MOS transistor MN13, the eighth MOS transistor MN14, and the ninth MOS transistor MN15 are all N-type MOS transistors. That is, the first MOS transistor MP13 is a P-type MOS transistor MP13, the second MOS transistor MN13 is an N-type MOS transistor MN13, the third MOS transistor MP14 is a P-type MOS transistor MP14, the fourth MOS transistor MP15 is a P-type MOS transistor MP15, the fifth MOS transistor MP18 is a P-type MOS transistor MP18, the sixth MOS transistor MP17 is a P-type MOS transistor MP17, the seventh MOS transistor MP16 is a P-type MOS transistor MP16, the eighth MOS transistor MN14 is an N-type MOS transistor MN14, and the ninth MOS transistor MN15 is an N-type MOS transistor MN15.
In the embodiment, the operational amplifier unit 301 is coupled to the first auto-activation unit 306. The source of the P-type MOS transistor MP13, the source of the P-type MOS transistor MP14 and the source of the P-type MOS transistor MP15 are connected to the first reference voltage VDD. The gate of the P-type MOS transistor MP13 is connected to the gate of the P-type MOS transistor MP1. The drain of the P-type MOS transistor MP13 is connected to the drain of the N-type MOS transistor MN13, the gate of the P-type MOS transistor MP14 and the gate of the P-type MOS transistor MP15. The gate of the N-type MOS transistor MN13 is connected to the first reference voltage VDD, and the source of the N-type MOS transistor MN13 is grounded. The drain of the P-type MOS transistor MP14 is connected to the drain of the N-type MOS transistor MN8 (via Vbn1), and the drain of the P-type MOS transistor MP15 is connected to the gate of the N-type MOS transistor MN10 (Vbn2). At this point, with the operational amplifier unit 301 in conjunction with the first auto-activation unit 306, the operational amplifier unit 301 is no longer operable at the second stable operating point. Operating principles of such are as follows. A voltage difference V2 exist between the inverting input end 303 and the non-inverting input end 304 of the operational amplifier unit 301, and the N-type MOS transistor MN13 is substantially equal to an extremely large resistor. When the gate voltage of the P-type MOS transistor MP1 and the gate voltage of the P-type MOS transistor MP2 are greater than the voltage difference between the first reference voltage VDD and V2, the P-type MOS transistor MP13 is turned off with no current passing through the P-type MOS transistor MP13, the gate voltage of the P-type MOS transistor MP14 and the gate voltage of the P-type MOS transistor MP15 are both zero, with the gate of the P-type MOS transistor MP14 and the P-type MOS transistor MP15 being conducted, in a way that a current respectively passes through the P-type MOS transistor MP14 and the P-type MOS transistor MP15 to enter Vbn1 and Vbn2, i.e., the current respectively enters the N-type MOS transistor MN8 and the N-type MOS transistor MN10. At this point, the N-type MOS transistors MN3 to MN6 are all conducted; the gate voltage of the P-type MOS transistor MP1, the gate voltage of the P-type MOS transistor MP2, the gate voltage of the P-type MOS transistor MP5, the gate voltage of the P-type MOS transistor MP6, the gate voltage of the P-type MOS transistor MP9 and the gate voltage of the P-type MOS transistor MP13 are all pulled down. Further, the operational amplifier unit 301 operates at the first stable operating point to exit the operating point at which Vout=0 (i.e., the second stable operating point). When the gate voltage of the P-type MOS transistor MP13 is pulled down, the P-type MOS transistor MP13 is conducted to allow the current to pass through, the N-type MOS transistor MN11 is an extremely large resistor, and the gate voltage of the P-type MOS transistor MP14 and the gate voltage of the P-type MOS transistor MP15 are increased, such that the P-type MOS transistor MP14 and the P-type MOS transistor MP15 are turned off. At this point, the operational amplifier unit 301 operates at the third stable operating point. With the output end 305 of the operational amplifier unit 301 in conjunction with the voltage source, the voltage range of the voltage source is between −0.5V and 3.2V.
In the embodiment, the operational amplifier unit 301 is further coupled to the second auto-activation unit 307. The source of the P-type MOS transistor MP16, the source of the P-type MOS transistor MP17, and the source of the P-type MOS transistor MP18 are connected to the first reference voltage VDD. The gate of the P-type MOS transistor MP16 is grounded. The gate of the P-type MOS transistor MP16 is connected to the drain of the N-type MOS transistor MN14. The drain of the N-type MOS transistor MN14 is further connected to the gate of the N-type MOS transistor MN14 and the gate of the N-type MOS transistor MN15. The source of the N-type MOS transistor MN14 is grounded. The gate of the P-type MOS transistor MP17 is connected to the gate of the P-type MOS transistor MP18. The drain of the P-type MOS transistor MP17 is connected to the drain of the N-type MOS transistor MN15 and the gate of the P-type MOS transistor MP17. The drain of the P-type MOS transistor MP18 is connected between the second resistor R4 and the third resistor R5. The source of the N-type MOS transistor MN15 is connected to the source of the N-type MOS transistor MN1. At this point, with the operational amplifier unit 301 in conjunction with the second auto-activation unit 307, instead of also being operable the third stable operating point, the operational amplifier unit 301 only operates at the first stable operating point. Operation principles of such as described as follows. The N-type MOS transistor MN15 is biased by the N-type MOS transistor MN14 and the P-type MOS transistor MP16. When the source voltage of the N-type MOS transistor MN15 is low, the N-type MOS transistor MN15 is conducted. A current is mirrored to the first resistor R3, the second resistor R4, and the third resistor R5 via the P-type MOS transistor MP17 and the P-type MOS transistor MP18, so as to pull up the voltage at the output end 305 of the operational amplifier unit 301 and the gate voltage of the N-type MOS transistor MN1 to further draw the operational amplifier unit 301 away from the third operating point. At this point, the current passing through the N-type MOS transistor MN1 and the N-type MOS transistor MN2 increases while the gate voltage of the P-type MOS transistor MP9 reduces, and the output current at the output end 305 of the operational amplifier unit 301 is increased to increase the reference voltage Vref output by the operational amplifier unit 301. As such, a greater amount of current passes through the N-type MOS transistor MN1 and the N-type MOS transistor MN2 to form a positive feedback. When the operational amplifier unit 301 operates at the first stable operating point, the source voltage of the N-type MOS transistor MN15 reaches 1V, the N-type MOS transistor MN15 is turned off, and the second auto-activation unit 307 stops operating.
Operation principles of the MICBIAS are described in detail below.
When VREF1_ENB of the digital logic unit 308 outputs a signal, the P-type MOS transistor MP20, the P-type MOS transistor MP21, and the P-type MOS transistor MP23 are controlled to be conducted. At this point, the output end 305 of the operational amplifier unit 301 outputs a reference voltage VREF1 to the microphone 310 for operating the microphone 310.
When VREF2_ENB of the digital logic unit 308 outputs a signal, the P-type MOS transistor MP19, the P-type MOS transistor MP22, and the P-type MOS transistor MP24 are controlled to be conducted. At this point, the output end 305 of the operational amplifier unit 301 outputs a reference voltage VREF2 to the microphone 309 for operating the microphone 309.
Different from the prior art, the circuit 30 disclosed by the embodiments realizes a tail current by implementing a tail current resistor R7 without involving an additional voltage source or a large-size capacitor, thereby reducing noises as well as an area and costs of the circuit 30. Further, by adopting the auto-activation unit 302 in the circuit 30 disclosed by the embodiments, the circuit 30 is allowed to output a stable reference voltage at a normal operating point.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Number | Date | Country | Kind |
---|---|---|---|
201220370145.7 | Jul 2012 | CN | national |