| Hsu et al, On the Minimization of Loads/Stores in Local Register Allocation, IEEE Transactions on Software Engineering, vol. 15 No. 10 Oct. 1989.* |
| LuQue et al, Heuristic Algorithms for Register Allocation, IEE Proceedings-E, vol. 139 No. 1 Jan. 1992.* |
| Wilson et al, Optimal Allocation of Multiport Memories in Data Path Synthesis, Circuits and Systems, 1989 IEEE Midwest Symposium.* |
| Huang et al, Two New Algorithms for Data Path Allocation, VLSI Technology, Systems and Applications Symposium, 1989.* |
| Chi et al, Register Allocation for GaAs Computer Systems, System Sciences, 1988 Annual Hawaii Intl. Conf. vol. 1, 1988, pp. 266-274.* |
| Bier et al, Gabriel: A Design Environment for DSP, IEEE Micro 10/90, V: 10 Issue: 5 pp. 28-45.* |
| Woo, A Global, Dynamic Register Allocation & Binding, Design Automation Conference, 1990 ACM/IEEE, pp. 505-510.* |
| Bhasker, Process Graph Analyzer: A Front End Tool for VHDL Behavioral Synthesis, System Sciences, 1988 Annual Hawaii Intl. Conf vol. 1, pp. 248-255.* |
| Hitchcock et al, A Method of Automatic Data Path Synthesis, 20th Design Automation Conference, 1983 pp. 484-489.* |
| Young et al, A Simulation Study of Architectural Data Queues and Prepare-to-Branch Instruction.* |
| Powell et al, Direct Synthesis of Optimized DSP Assembly Code From Signal Flow Block Diagrams, ICASSP '92, 1992 vol. 5 pp. V553-V556.* |
| Kapka, An Assembly Source Level Global Compactor for Digital Signal, ICASSP 90, pp. 1061-1064. |