The present disclosure relates to semiconductor structures and, more particularly, to a scaled gate contact and source/drain cap and methods of manufacture.
Integrated circuit (IC) structures have middle of the line (MOL) contacts that connect the semiconductor devices to back end of the line (BEOL) metal levels. For example, a field effect transistor (FET) can have a gate contact (CB contact) which extends vertically through interlayer dielectric (ILD) material from a metal wire or via in the first back end of the line (BEOL) metal level (Mo) to the gate of the FET. The FET also has source/drain contacts (CA contacts) which extend vertically through the ILD material from metal wires or vias in the BEOL metal level to metal plugs (TS contacts), which are on the source/drain regions of the FET.
In order to avoid shorts between the gate contact and the metal plugs, the gate contact is formed on a portion of the gate that is offset from the active region of the FET and, more particularly, on a portion of the gate that extends laterally over the adjacent isolation region. However, given the ever present need for size scaling of devices, it is advantageous to provide a gate contact formed on a portion of the gate directly above the active region (CB-over-active or CBoA), while still ensuring that the risk of a short developing between the gate contact and any of the metal plugs is avoided (or at least significantly reduced).
In an aspect of the disclosure, a structure comprises: a gate structure comprising an active region; source and drain contacts adjacent to the gate structure; a capping material over the source and drain contacts; a gate contact formed directly above the active region of the gate structure and over the capping material; a U-shape dielectric material around the gate contact, above the source and drain contacts; and a contact in direct electrical contact to the source and drain contacts.
In an aspect of the disclosure, a structure comprises: a gate contact over an active region of a gate structure; a spacer on a sidewall of the gate contact; a lower source/drain contact in electrical contact with source and drain regions of the gate structure; an upper source/drain contact above and in direct contact with the lower source/drain contact; a source/drain cap underneath a portion of the gate contact, over a lower source/drain contact and adjacent to an upper source/drain contact; and a contact to the upper source/drain contact.
In an aspect of the disclosure, a method comprising: forming a lower source and drain contact; forming a lower source and drain contact cap over the lower source and drain contact; forming a gate contact placeholder; forming a spacer about a sidewall of the gate contact placeholder; recessing the lower source and drain contact cap where it is not covered by the gate contact placeholder or the spacer; forming an upper source and drain contact in the recess; removing the gate contact placeholder to form an opening which exposes an active region of a gate structure; and forming a gate contact in the opening, directly in contact with the exposed active region of the gate structure.
The present disclosure is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present disclosure.
The present disclosure relates to semiconductor structures and, more particularly, to a scaled gate contact and source/drain cap and methods of manufacture. More specifically, the present disclosure is directed to a self-aligned scaled gate contact over an active region (CBoA). For example, the present disclosure provides a scheme to only have recessed source/drain contacts around the CBoA region. Advantageously, the present disclosure provides reduced gate contact resistance and reduced source/drain contact resistance, while also defining a minimum area for a source/drain cap without introducing any new masks.
In embodiments, the method of forming the gate contacts, e.g., middle of line (MOL) contacts, comprises: forming lower source/drain contacts and a contact cap; forming a gate contact placeholder; forming a spacer at a sidewall of the gate contact placeholder recessing the lower source/drain contact cap where it is not covered by a gate contact placeholder or spacer; forming an upper source/drain contact in the recessed lower source/drain contact cap region; removing the gate contact placeholder; patterning additional contacts to the upper source/drain contacts; and a metallization process. The structure comprises, for example: a gate contact over active region; a spacer at the sidewall of the gate contact over active region with a source/drain contact cap underneath; a U-shape dielectric layer around the gate contact and above source/drain contact and a source/drain contact over the upper source/drain, where there is no cap. The U-shape dielectric layer will isolate the gate contact from source and drain contacts.
The scaled gate contact and source/drain cap of the present disclosure can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the scaled gate contact and source/drain cap of the present disclosure have been adopted from integrated circuit (IC) technology. For example, the structures are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the scaled gate contact and source/drain cap uses three basic building blocks: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.
In embodiments, the substrate 12 can be a planar structure (for planar devices) or fabricated into fin structures (for finFET devices) using a conventional sidewall image technique or other conventional lithography and etching processes. In the SIT technique, for example, a mandrel, e.g., SiO2, is deposited on the substrate 12 using conventional CVD processes. A resist is formed on the mandrel material and exposed to light to form a pattern (openings). A reactive ion etching (RIE) is performed through the openings to form the mandrels. Spacers are formed on the sidewalls of the mandrels which are preferably material that is different than the mandrels, and which are formed using conventional deposition processes known to those of skill in the art. The spacers can have a width which matches the dimensions of the fin structures, for example. The mandrels are removed or stripped using a conventional etching process, selective to the mandrel material. An etching is then performed within the spacing of the spacers to form the sub-lithographic features. The sidewall spacers can then be stripped.
Shallow trench isolation (STI) structures 14 are formed in the substrate 12 to isolate a plurality of gate structures 16. In embodiments, the STI structures 14 can be formed by conventional lithography, etching and deposition methods known to those of skill in the art. For example, a resist formed over substrate 12 is exposed to energy (light) to form a pattern (opening). An etching process with a selective chemistry, e.g., RIE, will be used to form one or more trenches in the substrate 12 through the openings of the resist. The resist can then be removed by a conventional oxygen ashing process or other known stripants. Following the resist removal, insulator material, e.g., oxide, can be deposited by any conventional deposition processes, e.g., chemical vapor deposition (CVD) processes. Any residual material on the surface of the substrate 12 can be removed by conventional chemical mechanical polishing (CMP) processes.
Still referring to
In embodiments, the source and drain regions 22 can include silicide regions. As should be understood by those of skill in the art, the silicide process begins with deposition of a thin transition metal layer, e.g., nickel, cobalt or titanium, over fully formed and patterned semiconductor devices (e.g., doped or ion implanted source and drain regions 22). After deposition of the material, the structure is heated allowing the transition metal to react with exposed silicon (or other semiconductor material as described herein) in the active regions of the semiconductor device (e.g., source and drain regions) forming a low-resistance transition metal silicide. Following the reaction, any remaining transition metal is removed by chemical etching, leaving silicide contacts in the active regions of the device, e.g., source and drain regions 22. It should be understood by those of skill in the art that silicide contacts will not be required on the metal gate structures.
A lower source/drain contact metal 24 (e.g., metal plug (TS contact)) is deposited on the silicide of the source and drain regions 22. In embodiments, the lower source/drain contact metal 24 can be any suitable metal material used for a lower source/drain contact. For example, the lower source/drain contact metal 24 can be, e.g., tungsten, cobalt, ruthenium, copper, or any other suitable conductive material. The lower source/drain contact metal 24 is recessed by a selective timed etching process, e.g., maskless process. A source/drain capping material 26 is formed within the recess, e.g., above the recessed lower source/drain contact metal 24. In embodiments, the capping material can be SiC, SiCO, SiO2, as an example. The structures described herein are surrounded by an interlevel dielectric material 28, e.g., oxide material.
As further shown in
As also shown in
In embodiments, the upper source/drain contact metal 42 can be, e.g., Co, W, or Ru. In alternative embodiments, the upper source/drain contact metal 42 can be deposited by a metal overfill process. An interlevel dielectric material 44, e.g., oxide based material, is deposited over the upper source/drain contact metal 42. The interlevel dielectric material 44 can be deposited by a conventional deposition process, e.g., CVD, followed by a planarization process, e.g., chemical mechanical polishing (CMP).
In embodiments, the gate contact metal 46 will extend to below an upper surface of the sidewall spacer 20, isolated from the source/drain contact metal 24 by both the capping material 26 and the sidewall spacers 20. In embodiments, the material 36 can be removed by a selective etching process. In addition, a middle of the line (MOL) source and drain contact 48 can be formed in direct contact with the upper source/drain contact metal 42. The liner material 38 will act as a spacer for the gate contact metal 46, above the capping material 26, e.g., above the recessed lower source/drain contact metal 24.
The MOL source and drain contact 48 can be formed by conventional lithography, etching and deposition processes. It should be understood that the material for the MOL source and drain contact 48 and gate contact metal 46 can be deposited in a single deposition process, after removal of the resist material used in the lithography process to form the opening in the interlevel dielectric material 44 of the MOL source and drain contact 48. The metal material can be any suitable metal material, e.g., copper. Any residual metal material on the interlevel dielectric material 44 can be removed by a CMP process.
The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The descriptions of the various embodiments of the present disclosure have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
9324656 | Labonte | Apr 2016 | B1 |
9461143 | Pethe et al. | Oct 2016 | B2 |
9508825 | Basker | Nov 2016 | B1 |
9536982 | Cheng | Jan 2017 | B1 |
9589833 | Cheng | Mar 2017 | B1 |
9666533 | Basker | May 2017 | B1 |
9691897 | Xie et al. | Jun 2017 | B2 |
9929048 | Xie | Mar 2018 | B1 |
10026824 | Chanemougame | Jul 2018 | B1 |
10083863 | Hsieh | Sep 2018 | B1 |
10236215 | Xie | Mar 2019 | B1 |
10236364 | Cheng | Mar 2019 | B1 |
10243053 | Xie | Mar 2019 | B1 |
10347541 | Shu | Jul 2019 | B1 |
10355095 | Wang | Jul 2019 | B2 |
10388770 | Xie | Aug 2019 | B1 |
10431495 | Cheng | Oct 2019 | B1 |
10522632 | Zhou | Dec 2019 | B2 |
10529704 | Cimino | Jan 2020 | B1 |
10529826 | Frougier | Jan 2020 | B1 |
10892338 | Zang | Jan 2021 | B2 |
10964792 | Cheng | Mar 2021 | B1 |
20030077891 | Drynan | Apr 2003 | A1 |
20100102389 | Muller | Apr 2010 | A1 |
20110156107 | Bohr | Jun 2011 | A1 |
20140339629 | Xie | Nov 2014 | A1 |
20150270359 | Basker | Sep 2015 | A1 |
20160005851 | Song | Jan 2016 | A1 |
20160064514 | Bouche | Mar 2016 | A1 |
20160133623 | Xie | May 2016 | A1 |
20160293485 | Song | Oct 2016 | A1 |
20160293725 | Liou | Oct 2016 | A1 |
20160336183 | Yuan | Nov 2016 | A1 |
20160359009 | Xie | Dec 2016 | A1 |
20160365426 | Ching | Dec 2016 | A1 |
20160379925 | Ok | Dec 2016 | A1 |
20170054004 | Cheng | Feb 2017 | A1 |
20170110549 | Xie | Apr 2017 | A1 |
20170170320 | Chang et al. | Jun 2017 | A1 |
20170194211 | Lai | Jul 2017 | A1 |
20170317076 | Shen | Nov 2017 | A1 |
20180047634 | Jun | Feb 2018 | A1 |
20180076040 | Ando | Mar 2018 | A1 |
20180096932 | Xie | Apr 2018 | A1 |
20180114846 | Alptekin | Apr 2018 | A1 |
20180138279 | Xie | May 2018 | A1 |
20180174904 | Hsieh | Jun 2018 | A1 |
20180240883 | Chanemougame | Aug 2018 | A1 |
20180277430 | Xie | Sep 2018 | A1 |
20180286956 | Xie | Oct 2018 | A1 |
20180286959 | Wang | Oct 2018 | A1 |
20180301559 | Liaw | Oct 2018 | A1 |
20180315821 | Xie | Nov 2018 | A1 |
20190006515 | Cheng | Jan 2019 | A1 |
20190035692 | Xie | Jan 2019 | A1 |
20190096677 | Xie | Mar 2019 | A1 |
20190097016 | Alptekin | Mar 2019 | A1 |
20190115444 | Bentley | Apr 2019 | A1 |
20190131171 | Gwak | May 2019 | A1 |
20190157158 | Leobandung | May 2019 | A1 |
20190181042 | Xie | Jun 2019 | A1 |
20190287902 | Liaw | Sep 2019 | A1 |
20190341461 | Wang | Nov 2019 | A1 |
20190355619 | Chan | Nov 2019 | A1 |
20190355838 | Zang | Nov 2019 | A1 |
20190393321 | Xu | Dec 2019 | A1 |
20200058757 | Xie | Feb 2020 | A1 |
20200066597 | Cheng | Feb 2020 | A1 |
20200135872 | Zang | Apr 2020 | A1 |
20200135886 | Greene | Apr 2020 | A1 |
20200176324 | Zang | Jun 2020 | A1 |
20200287039 | Bi | Sep 2020 | A1 |
20210066464 | Zang | Mar 2021 | A1 |
Number | Date | Country |
---|---|---|
201724520 | Jul 2017 | TW |
I623058 | May 2018 | TW |
Entry |
---|
German Office Action and Search Report in DE related Application No. 10 2019 216 082.4 dated Jan. 28, 2022, 8 pages. |
Taiwanese Office Action and Search Report in TW related Application No. 108134251 dated May 28, 2020, 14 pages. |
German Office Action and Search Report in DE related Application No. 10 2019 216 082.4 dated Nov. 3, 2020, 14 pages. |
Number | Date | Country | |
---|---|---|---|
20210066464 A1 | Mar 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16169269 | Oct 2018 | US |
Child | 17097419 | US |