Complementary metal-oxide semiconductor (CMOS) is a technology for constructing various types of circuits. CMOS circuits may use a combination of p-type and n-type metal-oxide-semiconductor field-effect transistors (MOSFETs) to implement logic gates and other digital circuits. CMOS technology is used in various applications, including but not limited to microprocessors, microcontrollers, static RAM, etc.
Embodiments described herein provide semiconductor devices and methods of forming semiconductor devices.
For example, a semiconductor device includes a first and at least a second region isolated on a semiconductor substrate; and one or more devices formed on each of the first and at least second regions. The one or more devices include at least one gate structure formed in each of the first and at least second regions on a first surface of the substrate. The one or more devices further include a spacer deposited over the gate structures in each of the first and the at least second regions and over the first surface of the substrate. The one or more devices further include horizontal portions of the spacer etched in the first region. The one or more devices further include epitaxial portions in the first region grown in alignment with said at least one gate structure in the first region. The one or more devices further include an oxide film on the epitaxial portions in the first region.
Another exemplary embodiment includes a method includes isolating a first and at least a second region on a semiconductor substrate, and forming one or more devices on each of the first and at least second regions. Forming at least one gate structures in each of the first and at least second regions on a first surface of the substrate, depositing a spacer over the gate structures in each of the first and the at least second regions and over the first surface of the substrate, etching horizontal portions of the spacer in the first region, growing epitaxial portions in the first region in alignment with said at least one gate structure in the first region, oxidizing exposed surfaces of the epitaxial portions in the first region, and repeating the etching, growing and oxidizing steps for the at least second region.
These and other features, objects and advantages of the present invention will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
The present application relates to the field of semiconductor devices and semiconductor device manufacturing and, more particularly, to forming a plurality of field-effect transistors (FETs) using one spacer deposition.
Illustrative embodiments will be described herein with reference to particular methods and apparatus. It is to be appreciated, however, that the invention is not limited to the specific methods and apparatus illustratively shown and described herein. Rather, embodiments of the invention are directed more broadly to techniques for generating FETs on a substrate using a single spacer deposition. Moreover, it will become apparent to those skilled in the art given the teachings herein that numerous modifications can be made to the embodiments shown that are within the scope of the present invention. That is, no limitations with respect to the specific embodiments described herein are intended or should be inferred. For example, the figures show planar MOSFET devices, but the invention can also be applied to other MOSFET such as FINFET, Nanowire, or bipolar junction devices (BJT).
Modern CMOS processes require multiple epitaxy steps for each of the various different types of devices formed such as N-channel FETs (NFETs), P-channel FETs (PFETs), low leakage devices such as embedded dynamic random-access memory (eDRAM), analog devices, etc. Formation of such devices, however, can be complicated and impractical. For example, the different devices may utilize different types of epi, requiring first depositing a spacer followed by an etch process for each of the different types of epi. Such techniques, however, suffer from various disadvantages. For example, such techniques introduce multiple spacer thicknesses and/or widths. In addition, each spacer deposition and etch procedure erodes the shallow trench insulation (STI) regions as well as the gate hard mask and device layers. As such, these methods are complicated and impractical.
Embodiments provide a process for creating self-aligned post epi hard mask in order to do multiple epi with a single spacer deposition, thus creating a self-aligned post epi hard mask such that multiple types of epi can be grown utilizing a single spacer deposition and one etch process per device. Embodiments provide for a semiconductor structure comprising multiple FETs on a substrate formed with a single spacer deposition and a method of making thereof.
An illustrative embodiment for forming multiple FETs on a substrate using a single spacer deposition will be described below with reference to
As shown in
In the following step, as shown in the side view of structure 400 in
In the next step, as shown in the side view of structure 500 in
Subsequently, the processing steps shown in
The process described above in the context of
Various structures described above may be implemented in integrated circuits. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
It will be appreciated and should be understood that the exemplary embodiments of the invention described above can be implemented in a number of different fashions. Given the teachings of the invention provided herein, one of ordinary skill in the related art will be able to contemplate other implementations of the invention. Although illustrative embodiments of the present invention have been described herein with reference to the accompanying drawings, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in art without departing from the scope or spirit of the invention.
Number | Name | Date | Kind |
---|---|---|---|
5073516 | Moslehi | Dec 1991 | A |
5451532 | Bashir et al. | Sep 1995 | A |
6190976 | Shishiguchi et al. | Feb 2001 | B1 |
6316320 | Nakahata et al. | Nov 2001 | B1 |
6686248 | Yu | Feb 2004 | B1 |
6696334 | Hellig | Feb 2004 | B1 |
8546228 | Doris et al. | Oct 2013 | B2 |
8853040 | Cheng et al. | Oct 2014 | B2 |
8860138 | Doris et al. | Oct 2014 | B2 |
20030059995 | Hsu | Mar 2003 | A1 |
20030181005 | Hachimine | Sep 2003 | A1 |
20050035409 | Ko | Feb 2005 | A1 |
20060148151 | Murthy | Jul 2006 | A1 |
20110070701 | Ning | Mar 2011 | A1 |
20110309446 | Doris et al. | Dec 2011 | A1 |
20120241868 | Tsai | Sep 2012 | A1 |
20130330887 | Cheng et al. | Dec 2013 | A1 |
20140248761 | Park et al. | Sep 2014 | A1 |
20150031177 | Riley | Jan 2015 | A1 |
20150140768 | Yamamoto | May 2015 | A1 |
Number | Date | Country |
---|---|---|
1020110057853 | Jun 2011 | KR |
200910591 | Mar 2009 | TW |
Entry |
---|
H. Kakiuchi et al., “Formation of Silicon Dioxide Layer at Low Temperatures (150-400° C.) by Atmospheric Pressure Plasma Oxidation of Silicon,” Science and Technology of Advanced Materials, Apr. 2007, pp. 137-141, vol. 8, No. 3. |
List of IBM Patents or Patent Applications Treated as Related. |
Number | Date | Country | |
---|---|---|---|
20180040517 A1 | Feb 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14734538 | Jun 2015 | US |
Child | 15786872 | US |