Claims
- 1. In apparatus for decoding a record comprising a preamble followed by data recorded in a 1,7,2,3 code, said apparatus comprising oscillator means responsive to said record to produce a binary read signal having a frequency f, first divider means responsive to said read signal for producing a source data clock signal having a frequency equal to 2/3 f, second divider means responsive to said read signal for producing a data partition clock signal having a frequency equal to 1/3 f, converter means responsive to said record and to said read signal and to said data partition clock signal and to said source data clock signal to decode said record from 1,7,2,3 code, and phase synchronization means responsive to said data partition clock signal to control said first divide means to phase synchronize said source data clock signal to said data partition clock signal, the improvement comprising: initializing means responsive to said preamble to control said second divider means to phase synchronize said data partition clock signal to said read signal.
- 2. Apparatus according to claim 1 wherein said converter means includes a shift register for storing bits of said read signal, said initializing means comprising gate means selected positions of said shift register for initializing said second divider means.
- 3. Apparatus according to claim 2 further including enable means responsive to said preamble for enabling said gate means.
- 4. Apparatus according to claim 3 wherein said preamble comprises a synchrofield followed by a synchrobyte, said initializing means further including detector means responsive to said converter means for detecting said synchrobyte and second gate means responsive to said detector means and said converter means for providing decoded data to an output.
- 5. Apparatus according to claim 2 wherein said preamble comprises a synchrofield followed by a synchrobyte, said initializing means further including detector means responsive to said converter means for detecting said synchrobyte and second gate means responsive to said detector means and said converter means for providing decoded data to an output.
- 6. Apparatus according to claim 1 wherein said preamble comprises a synchrofield followed by a synchrobyte, said initializing means further including detector means responsive to said converter means for detecting said synchrobyte and second gate means responsive to said detector means and said converter means for providing decoded data to an output.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of application Ser. No. 116,989 filed Nov. 5, 1987, now U.S. Pat. No. 4,823,209 granded Apr. 18, 1989 by Vadim B. Minuhin for "1,7,2,3 Encoding/Decoding Employing 3/2 Frequency Division" and assigned to the same assignee as the present invention.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4688016 |
Fok |
Sep 1987 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
116989 |
Nov 1987 |
|