Claims
- 1. A semiconductor device, comprising:(1) a substrate having a plurality of electrode pads and wirings formed on one surface thereof; and (2) a packaged device mounted on said one surface of said substrate; said packaged device comprising: a first semiconductor chip and a second semiconductor chip, each having a circuit forming surface and a back surface opposite to said circuit forming surface and electrode pads formed on said circuit forming surface; first signal leads each having an inner portion and an outer portion which is continuous with said inner portion; conductive wires electrically connecting said inner portions of said first signal leads with said electrode pads of said first and second semiconductor chips respectively; and a resin member sealing said first and second semiconductor chips, said conductive wires, said inner portions of said first signal leads, said outer portions of said first signal leads protruding outwardly from said resin member; wherein said first semiconductor chip is stacked on said second semiconductor chip, wherein said outer portions of said first signal leads are connected to said plurality of electrode pads of said substrate respectively, wherein said electrode pads of said first semiconductor chip includes a first electrode pad which should be commonly connected to one of said electrode pads of said second semiconductor chip, wherein a signal lead electrically connected to said first electrode pad of said first semiconductor chip and a signal lead electrically connected to said one of said electrode pads of said second semiconductor chip are electrically connected to each other by one of said wirings of said substrate and are not electrically connected to each other in said packaged device.
- 2. A semiconductor device according to claim 1, wherein said second semiconductor chip has a size larger than that of said first semiconductor chip, and wherein said first semiconductor chip is disposed on said second semiconductor chip such that said back surface of said first semiconductor chip is contacted with said circuit forming surface of said second semiconductor chip.
- 3. A semiconductor device according to claim 2, further comprising fixed potential leads each having an inner portion and an outer portion which is continuous with said inner portion,wherein parts of said inner portions of said of fixed potential leads are continuously formed with one another.
- 4. A semiconductor device according to claim 3, wherein said fixed potential lead includes a ground potential lead.
- 5. A semiconductor device according to claim 4 wherein said back surface of said first semiconductor chip is bonded to said circuit forming surface of said second semiconductor chip by an insulating adhesive film.
- 6. A semiconductor device according to claim 5, wherein said parts of said inner portions of said fixed potential leads are formed to surround said first semiconductor chip in a plane view.
- 7. A semiconductor device according to claim 1, further comprising second signal leads each having an inner portion and an outer portion which is continuous with said inner portion, wherein said outer portions of said second signal leads are connected to said electrode pads of said substrate, and wherein said second signal leads are electrically independent from each other and are not electrically connected to each other by said wirings of said substrate.
- 8. A semiconductor device according to claim 1, wherein said packed device includes a quad-flat package.
Priority Claims (2)
Number |
Date |
Country |
Kind |
10-343265 |
Dec 1998 |
JP |
|
10-19370 |
Jan 1999 |
JP |
|
Parent Case Info
This application is a divisional application of U.S. Ser. No. 09/450,676, filed Nov. 30, 1999 U.S. Pat. No. 6,410,987.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
6087722 |
Lee et al. |
Jul 2000 |
A |
6133623 |
Otsuki et al. |
Oct 2000 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
7-58281 |
Mar 1995 |
JP |