Claims
- 1. A semiconductor integrated circuit comprising:
- a plurality of memory blocks, each of the memory blocks having a plurality of memory cells, and each of the memory cells storing data in response to a write enable signal at ground potential;
- control means for generating a control signal set at a power source potential when the memory blocks store data;
- a plurality of first wirings for supplying the control signal generated by the control means to the memory blocks;
- a plurality of inverting means, each of the inverting means being located near and corresponding to a respective one of the memory blocks, for inverting control signals supplied to the memory blocks by the plurality of first wirings, thereby generating write enable signals; and
- a plurality of second wirings for supplying the write enable signals generated by the inverting means to the memory blocks, each of the second wirings being shorter than a portion of each of the first wirings coupled between the control means and the inverting means, wherein each of the inverting means includes:
- a first inverter for inverting the control signal applied to the memory blocks by the plurality of first wirings,
- a first transfer gate couple between a first node and an output of the first inverter,
- a first depletion-type MOS transistor having a source and a drain coupled to the first node, and a gate coupled to a power-source potential terminal, the first depletion-type MOS transistor functioning as a first capacitor,
- a second inverter for inverting a signal at the first node,
- a second transfer gate coupled between a second node and an output of the second inverter, a second depletion-type MOS transistor having a source and a drain coupled to a ground-potential terminal, and a gate coupled to the second node, the second depletion-type MOS transistor functioning as a second capacitor, and
- a NAND gate for generating a logic NAND of a signal at the second node and the control signal, thereby generating a write enable signal.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 1-6218 |
Jan 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/765,505 filed Sep. 26, 1991 abandoned which is a continuation of Ser. No. 07/444,984, filed Dec. 4, 1989 now abandoned.
US Referenced Citations (13)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 250242 |
Dec 1987 |
EPX |
Non-Patent Literature Citations (2)
| Entry |
| Motorola Memory Data Manual, Series B, .COPYRGT.1980 Motorola, Inc., pp. 3-27 to 3-30. |
| National Semiconduictor "Memory Databook," .COPYRGT.1977, MM54C89/MM74C89, pp. 3-1 to 3-4. |
Continuations (2)
|
Number |
Date |
Country |
| Parent |
765505 |
Sep 1991 |
|
| Parent |
444984 |
Dec 1989 |
|