Embodiments disclosed herein generally relate to a semiconductor storage device and a method of manufacturing the same.
In a semiconductor storage device such as the so-called fringe-cell type NAND flash memory, in which a source•drain region is formed by forming an inversion layer using the fringe field coming from the control gate without forming an impurity diffusion layer in a source•drain region of a memory-cell transistor, the source•drain region induced by the fringe field tends to have high resistance. Thus, the memory-cell transistors faced a problem of failing to obtain sufficient ON current. High levels of cross talk between the adjacent elements was another problem.
A semiconductor storage device includes a semiconductor substrate; an active region provided in the semiconductor substrate and extending in a first direction; and a plurality of gates provided above the active region and extending in a second direction. The gates are provided with a stack of a floating gate and a control gate, and an elevated portion is provided above the active region disposed between adjacent gates.
Embodiments of a semiconductor storage device is described hereinafter through a NAND flash memory device application with reference to
First, a description will be given on the structures of NAND flash memory device 100 of the present embodiment.
Memory cell array Ar located in memory cell region M includes unit memory cells UC. Unit memory cells UC include select-gate transistors STD connected to bit lines BL0 to BLn-1 and select-gate transistors STS connected to source lines SL. Between select-gate transistors STD and STS, m (m=2k, m=32 for example) number of series connected memory-cell transistors MT0 to MTm-1 are disposed.
Unit memory cells UC form a memory-cell block and the memory-cell blocks form memory-cell array Ar. That is, a single block comprises n number of unit memory cells UC, aligned along the row direction (X direction as viewed in
The gates of select-gate transistors STD are connected to control line SGD. The control gates of the mth memory-cell transistors MTm-1 connected to bit lines BL0 to Bln-1 are connected to word line WLm-1. The control gates of the third memory-cell transistors MT2 connected to bit lines BL0 to Bln-1 are connected to word line WL2. The control gates of second memory-cell transistors MT1 connected to bit lines BL0 to Bln-1 are connected to the second word line WL1. The control gates of first memory-cell transistors MT0 connected to bit lines BL0 to Bln-1 are connected to first word line WL0. The gates of select-gate transistors STS connected to source lines SL are connected to control line SGS. Control lines SGD, word lines WL0 to WLm-1, control lines SGS and source lines SL each intersect with bit lines BL0 to Bln-1. Bit lines BL0 to Bln-1 are connected to a sense amplifier (not shown).
Gate electrodes of select-gate transistors STD of the row-direction aligned unit memory cells UC are electrically connected by common control line SGD. Similarly, gate electrodes of select-gate transistors STS of the row direction aligned unit memory cells UC are electrically connected by common control line SGS. The source of each select-gate transistor STS is connected to common source line SL. Gate electrodes of memory-cell transistors MT0 to MTm-1 of the row-direction aligned unit memory cells UC are each electrically connected by word line WL0 to WLm-1, respectively.
As shown in
Element isolation regions Sb run in the Y direction as viewed in the figures. Element isolation region Sb takes an STI (shallow trench isolation) structure in which the trench is filled with an insulating film. Element isolation regions Sb are spaced from one another in the X direction by a predetermined distance. Thus, element isolation regions Sb isolate element regions Sa, formed in a surface layer of semiconductor substrate 2 along the Y direction, in the X direction. In other words, element isolation region Sb is located between element regions Sa, meaning that the semiconductor substrate, is delineated into element regions Sa also referred to as an active region by element isolation region Sb.
Word lines WL extend in a direction orthogonal to element regions Sa (the X direction as viewed in
In element region Sa located at the intersection with control lines SGS and SGD, select-gate transistors STS and STD are disposed. Select-gate transistors STS and STD are disposed Y-direction adjacent to the outer sides of memory-cell transistors MT located at both end portions of the NAND string.
Select-gate transistors STS connected to source line SL are aligned in the X direction and select gate electrodes SG of select-gate transistors STS are electrically interconnected by control line SGS. Select gate electrode SG of select-gate transistor STS is formed in element region Sa intersecting with control line SGS. Source contact SLC is provided at the intersection of source line SL and bit line BL.
Select-gate transistors STD are aligned in the X direction as viewed in the figures and select gate electrodes SG of select-gate transistors STD are electrically interconnected by control line SGD. Select gate electrode SG of select-gate transistor STD is formed in element region Sa intersecting with control line SGD. Bit line contact BLC is provided in element region Sa located between the adjacent select-gate transistors STD.
In the present embodiment, an impurity diffusion layer is not provided in a source•drain region of semiconductor substrate 10 located at both sides of memory gate electrodes MG for memory-cell transistors MT of NAND flash memory device 100. Source•drain region is formed by forming an inversion layer in the semiconductor substrate surface by a fringe field coming from memory gate electrode MG (control gate electrode) during device operation.
The foregoing description outlines the basic structures of NAND flash memory device 100 to which the present embodiment is directed.
Next a description will be given in more detail on the structures of NAND flash memory device 100 of the present embodiment with reference to
Element region Sa is defined by element isolation region Sb and memory gate electrode MG and has a substantially rectangular surface. Elevated portion 24 is formed in element region Sa. The bottom surface of elevated portion 24 is a substantially rectangular element region Sa and elevated portion (uprising portion) in contact therewith is formed so as to elevate element region Sa. The upper surface of elevated portion 24 is higher than the surface of element region Sa and, in one embodiment, is approximately mid height of floating gate electrode 16. Elevated portion 24 is disposed between memory gate electrodes MG and serves as source•drain region of memory-cell transistor MT. Elevated portion 24 is formed of, for example, silicon crystals grown on element region Sa (semiconductor substrate 10) by selective epitaxial method. Alternatively, an amorphous silicon film may be used which is later crystallized. The side surfaces of memory gate electrodes FG are covered by thin sidewall insulating films in the actual structure. Thus, the sidewall insulating film (later described as sidewall insulating film 26) exists between elevated portion 24 and memory gate electrode MG and provides insolation between the two. In
Elevated portion 24 may form in different shapes because of facet.
The quadrangular prism shape illustrated in
The quadrangular pyramid shape illustrated in
Next, a description will be given on the effects of the different shapes of elevated portions 24 formed between memory gate electrodes MG with reference to
No impurity region for forming source•drain diffusion layer is formed in elevated portion 24. Memory gate electrode MG is provided with floating gate electrode 16 and control gate electrode 20 formed above semiconductor substrate 10 via tunnel insulating film 14.
Elevated portion 24 has a quadrangular prism shape as illustrated in the figure and possesses upper surface portion S11 being parallel to the surface of semiconductor substrate 10 and side surface portions S12 and S13 orthogonal to semiconductor substrate 10. When voltage is applied to control gate 20, fringe field coming from control gate electrode 20 is applied to the surface of elevated portion 24 and forms inversion layer Inv1 in surface portion S11 of elevated portion 24.
A weak level of fringe field coming from control electrode 20 is applied on side surface portions S12 and S13 of elevated portion 24 to form weakly inverted inversion layers Inv21 and Inv22. Inversion layer Inv3 is formed in semiconductor substrate 10 below floating gate electrode 16 by an electric field coming from floating gate electrode 16. The potential of electric field is elevated by the coupling of control gate electrodes 20 on which voltage is applied. Inversion layers Inv become electrically conductive and serve as conductor portions. Inversion layers Inv1, Inv21, and Inv22 serve as a source•drain portion of memory-cell transistor MT. Inversion layer Inv3 serves as a channel portion of memory-cell transistor MT. When a predetermined level of voltage is applied to control gate electrode 20, inversion layers Inv1, Inv21, Inv22, and Inv3 become interconnected and electrical connection is established from the source•drain portion to the channel portion. The resistances of weakly inverted inversion layers Inv21 and Inv22 are high. Upper surface portion S11 is elevated from the surface of element region Sa to become closer to control gate electrode 20. Thus, upper surface portion S11 is strongly affected by the fringe field and a strong inversion layer is formed. As a result, the resistance of inversion layer Inv1 portion becomes lower as compared to an inversion layer being formed in element region Sa. The ON current of memory-cell transistor MT relies on the resistances of inversion layers Inv1, Inv21, and Inv22. The resistances of inversion layers Inv21, Inv22 are relatively high. However, it is possible to control the overall resistance by, for example, controlling the height of the elevation of elevated portion 24.
When voltage is applied to control electrode 20, fringe field coming from control electrode 20 is applied on the surface of elevated portion 24 to form inversion layers Inv41 and Inv42 in upper surface portions S21 and S22. Inversion layer Inv3 is formed in semiconductor substrate 10 below floating gate electrode 16 by an electric field coming from floating gate electrode 16. Inversion layers Inv41 and Inv42 become electrically conductive and serve as conductor portions. Inversion layers Inv41 and Inv42 serve as a source•drain region of memory-cell transistor MT. Inversion layer Inv3 serves as a channel portion of memory-cell transistor MT. When a predetermined level of voltage is applied to control gate electrode 20, inversion layers Inv3, Inv41, and Inv42 become interconnected and electrical connection is established from the source•drain portion to the channel portion. A weakly inverted inversion layer Inv2 illustrated in
When voltage is applied to control electrode 20, fringe field coming from control electrode 20 is applied on the surface of elevated portion 24 to form inversion layer Inv5 in upper surface portion S31 and inversion layers Inv61 and Inv62 in upper surface portions S32 and S33. Inversion layer Inv3 is formed in semiconductor substrate 10 below floating gate electrode 16 by an electric field coming from floating gate electrode 16. Inversion layers Inv3, Inv5, Inv61 and Inv62 become electrically conductive and serve as conductor portions. Inversion layers Inv5, Inv61 and Inv62 serve as a source•drain region of memory-cell transistor MT. Inversion layer Inv3 serves as a channel portion of memory-cell transistor MT. When a predetermined level of voltage is applied to control gate electrode 20, inversion layers Inv3, Inv5, Inv61 and Inv62 become interconnected and electrical connection is established from the source•drain portion to the channel portion. A weakly inverted inversion layer Inv21 and Inv22 illustrated in
In the embodiment described above, the resistance of the source•drain region is lowered by inversion layer Inv formed in the surface of elevated portion 24 formed near control gate electrode 20 and thereby increasing the ON current of memory-cell transistor MT. Further, by disposing elevated portion 24 between memory gate electrodes MG, it is possible to provide a block between memory gate electrodes MG and inhibit cross talk of adjacent elements. Still further, because impurities are not introduced into source•drain region, a thermal treatment for activating the impurities is eliminated. As a result, it is possible to inhibit metal contamination originating from the control gate electrode. Yet, further, inversion layer Inv formed in the upper surface of elevated portion 24 serves as the source•drain region. As a result, effective gate length (Leff)) of memory-cell transistor is increased which allows the short channel effect to be inhibited.
(Manufacturing Method) A method of manufacturing NAND flash memory device 100 of the present embodiment will be described hereinafter with reference to
As illustrated in
Next, as illustrated in
Then, as illustrated in
As illustrated in
As illustrated in
Interelectrode insulating film 18 is formed as illustrated in
As illustrated in
As illustrated in
As illustrated in
It is possible to control the shape of elevated portion 24 by controlling the presence/absence of facet, facet angle, thickness of film growth, or the like by adjustment of conditions applied in the selective epitaxial growth of silicon. The present embodiment was described through examples of elevated portions 24 having, but not limited to, quadrangular prism shape, quadrangular pyramid shape, quadrangular frustum pyramid shape, and a hipped roof shape as illustrated in
Further, elevated portion 24 may be formed by the following method instead of the selective epitaxial growth of silicon described above. First, amorphous silicon is formed by CVD. Then, the amorphous silicon is partially crystallized by annealing and the uncrystallized portions are removed by etching. The etching may be a wet etching using a liquid mixture of fluoric acid, nitric acid, and acetic acid. Dry cleaning using chloric acid (HCl) may be used in the removal. Elevated portion 24 can be formed by the above described process steps.
Then, air gaps AG are formed by removing the upper portions of element insulating films 12 by wet etching as illustrated in
The subsequent process steps are similar to process steps employed in known NAND flash memory devices 100 and therefore, peripheral circuit transistors, interlayer insulating films, upper metal wirings, and the like are formed using known methods.
NAND flash memory device 100 of the present embodiment is formed by the above described process steps.
In the above described embodiment, an example of NAND flash memory device application was disclosed, however, other embodiments may be directed to nonvolatile semiconductor storage devices such as NOR flash memory device and EPROM, or to semiconductor storage devices such as DRAM or SRAM, or further to logic semiconductor devices such as a microcomputer.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
This application is based upon and claims the benefit of priority from U.S. Provisional Patent Application No. 61/951,928, filed on, Mar. 12, 2014 the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
61951928 | Mar 2014 | US |