| Chu, S. T. et al., "A 25-ns Low-Power Full-CMOS 1-Mbit (128K x 8) SRAM," IEEE Journal of Solid-State Circuits, vol. 23, No. 5, Oct. 1988, pp. 1078-1084. |
| deWerdt, R. et al., "A 1M SRAM With Full CMOS Cells Fabricated In A 0.7 $ mu $M Technology," IEDM, 1987, pp. 532-534. |
| Nakagome, Y. et al., "A 1.SV Circuit Technology for 64 Mb DRAMs," 1990 Symposium on VLSI Circuits, Honolulu, Jun. 7-9, 1990, pp. 17-18. |
| Blalock, T. N. et al., "An Experimental 2T Cell RAM With 7 NS Access Time At Low Temperatures," 1990 Symposium on VLSI Circuits, Honolulu, Jun. 7-9, 1990, pp. 13-14. |
| Sasaki, K. et al., "A 9-ns 1-Mbit CMOS SRAM," IEEE Journal of Solid-State Circuits, vol. 24, No. 5, Oct. 1989, pp. 1219-1225. |
| Seevinck, E., "A Current Sense-Amplifier For Fast CHMO SRAMs," 1990 Symposium on VLSI Circuits, Honolulu, Jun. 7-9, 1990, pp. 43-44. |
| Seevinck, E. et al., "Current-Mode Techniques for High-Speed VLSI Circuits With Application To Current Sense Amplifier for CMOS SRAM's," IEEE Journal of Solid-State Circuits, vol. 26, No. 4, Apr. 1991, pp. 525-536. |