The present application relates to the field of electronics, and more particularly, to methods of forming electronic component packages and related structures.
To form a lower electronic component package for use in a stacked electronic component assembly, electrically conductive vias are initially completely enclosed within an encapsulant. The encapsulant is then selectively removed to expose the electrically conductive vias. However, selectively removing the encapsulant to expose the electrically conductive vias is a relatively complex and costly operation.
In the following description, the same or similar elements are labeled with the same or similar reference numbers.
As an overview and in accordance with one embodiment, referring to
More particularly, upper portions 338 of upper interconnection balls 230 are located within and enclosed by interconnection ball cavities 348. However, lower portions 340 of upper interconnection balls 230 are exposed within a space 352 between compliant surface 346 and substrate 202.
Referring now to
Further, by having 50% or more of upper interconnection balls 230 exposed from package body 454, reliable reflow, i.e., heating to a melt and resolidifying, of upper interconnection balls 230 is insured. More particularly, upper interconnection balls 230 are located within pockets 456 in package body 454. Pockets 456 increase in width from upper surface 202U of substrate 202 to have a maximum width at a principal surface 454P of package body 454.
Accordingly, during reflow, gases released from upper interconnection balls 230 are reliably vented from, and not trapped within, pockets 456. Further, by having 50% or more of upper interconnection balls 230 exposed from package body 454, there is enough exposed material of upper interconnection balls 230 to insure formation of reliable solder joints from upper interconnection balls 230.
Now in more detail,
Formed on upper surface 202U of substrate 202 are electrically conductive upper, e.g., first, traces 204, e.g., formed of copper. Formed on lower surface 202L of substrate 202 are lower, e.g., second, traces 206. Lower traces 206 are electrically connected to upper traces 204 by electrically conductive vias 208 extending through substrate 202 between upper surface 202U and lower surface 202L.
Stackable package 200 further includes an upper, e.g., first, solder mask 210 on upper surface 202U that protects first portions of upper traces 204 while exposing second portions, e.g., terminals 212 and/or bond fingers 214, of upper traces 204.
Stackable package 200 further includes a lower, e.g., second, solder mask 216 on lower surface 202L that protects first portions of lower traces 206 while exposing second portions, e.g., terminals 218, of lower traces 206.
Referring now to
In accordance with this embodiment, electronic component 220 includes an active surface 222, an opposite inactive surface 224, and sides 225 extending perpendicularly between active surface 222 and inactive surface 224. Electronic component 220 further includes bond pads 226 formed on active surface 222.
In accordance with this embodiment, electronic component 220 is mounted in a flip chip configuration. More particularly, flip chip bumps 228, e.g., solder, form the physical and electrical connections between bond pads 226 and upper traces 204, e.g., bond fingers 214 thereof.
From attach electronic component operation 102, flow moves to an attach upper interconnection balls operation 104. In attach upper interconnection balls operation 104, electrically conductive upper, e.g., first, interconnection balls 230 are attached to terminals 212 of upper traces 204 and more generally to substrate 202.
Illustratively, upper interconnection balls 230 are formed of solder. In other embodiments, upper interconnection balls 230 are formed of other electrically conductive material such as plated copper or electrically conductive adhesive. Interconnection balls 230 are sometimes called interconnection structures. As illustrated, upper interconnection balls 230 are approximately spherical and the upper surfaces of upper interconnection balls 230 are thus sometime called convex surfaces.
Although a particular electrically conductive pathway between bond pads 226 and lower traces 206 is described above, other electrically conductive pathways can be formed. For example, contact metallizations can be formed between the various electrical conductors.
Further, instead of straight though vias 208, in one embodiment, substrate 202 is a multilayer substrate and a plurality of vias and/or internal traces form the electrical interconnection between upper traces 204 and lower traces 206.
In accordance with one embodiment, one or more of upper traces 204 is not electrically connected to lower traces 206, i.e., is electrically isolated from lower traces 206, and electrically connected to bond pads 226. To illustrate, a first upper trace 204A of the plurality of upper traces 204 is electrically isolated from lower traces 206 and electrically connected to a respective bond pad 226. In accordance with this embodiment, the respective bond pad 226 electrically connected to upper trace 204A is also electrically isolated from lower traces 206.
In accordance with one embodiment, one or more of upper traces 204 is electrically connected to both bond pads 226 and to lower traces 206. To illustrate, a second upper trace 204B of the plurality of upper traces 204 is electrically connected to lower trace(s) 206 by a via 208. In accordance with this embodiment, the respective bond pad 226 electrically connected to upper trace 204B is also electrically connected to lower trace(s) 206.
In accordance with one embodiment, one or more of upper traces 204 is not electrically connected to a bond pad 226, i.e., is electrically isolated from bond pads 226, and is electrically connected to lower traces 206. To illustrate, a third upper trace 204C is electrically isolated from bond pads 226 and electrically connected to lower trace(s) 206. In accordance with this embodiment, the respective lower trace(s) 206 electrically connected to upper trace 204C are also electrically isolated from bond pads 226.
As set forth above, in accordance with various embodiments, upper traces 204 are electrically connected to lower traces 206, to bond pads 226, and/or to lower traces 206 and bond pads 226. Thus, in accordance with various embodiments, upper interconnection balls 230 are electrically connected to lower traces 206 only, to bond pads 226 only, and/or to both lower traces 206 and bond pads 226.
Although various examples of connections between bond pads 226, upper traces 204, lower traces 206, and upper interconnection balls 230 are set forth above, in light of this disclosure, those of skill in the art will understand that any one of a number of electrical configurations are possible depending upon the particular application.
As set forth above, attach electronic component operation 102 is performed prior to attach upper interconnection balls operation 104 in one embodiment. Accordingly, electronic component 220 is flip chip mounted with flip chip bumps 228 first and then upper interconnection balls 230 are attached to terminals 212.
In another embodiment, as indicated by the dashed arrows in
In yet another embodiment, attach electronic component operation 102 is performed simultaneously with attach upper interconnection balls operation 104. Accordingly, upper interconnection balls 230 are attached to terminals 212 and electronic component 220 is flip chip mounted with flip chip bumps 228 simultaneously, e.g., in a single reflow operation.
More particularly, during encapsulate operation 106, stackable package 200 is placed within mold 332. Mold 332 includes an upper, e.g., first, mold half 334 and a lower, e.g., second, mold half 336. In light of this disclosure, those of skill in the art will understand that mold 332 can further include other components that are not illustrated or described to avoid detracting from the principals of this embodiment.
As illustrated, lower surface 202L of substrate 202 (lower solder mask 216) is supported by lower mold half 336. Upper mold half 334 encloses upper, e.g., first, portions 338 of upper interconnection balls 230 while exposing lower, e.g., second, portions 340 of upper interconnection balls 230. Further, upper mold half 334 encloses inactive surface 224 and upper, e.g., first, portions 342 of sides 225 of electronic component 220. Lower, e.g., second, portions 344 of sides 225 and active surface 222 of electronic component 220 are exposed from upper mold half 334.
More particularly, upper mold half 334 includes a lower compliant surface 346. Lower compliant surface 346 is compliant, sometimes called conformable, to upper interconnection balls 230 and electronic component 220. In one embodiment, upper mold half 334 includes a compliant film, sometimes called a soft insert, e.g., silicon, rubber, polymer, or other compliant material, that includes lower compliant surface 346. Accordingly, mold 332 is sometimes called a film assist mold.
In one embodiment, upper mold half 334 is pressed downward against upper interconnection balls 230 and electronic component 220. Due to this pressure, upper interconnection balls 230 and electronic component 220 indent into lower compliant surface 346 of upper mold half 334 thus forming interconnection ball cavities 348 and an electronic component cavity 350 in upper mold half 334. In this manner, lower compliant surface 346 seals upper interconnection balls 230 and electronic component 220.
Upper portions 338 of upper interconnection balls 230 are located within and enclosed by interconnection ball cavities 348, which are self-aligned with interconnection balls 230. More particularly, upper portions 338 are the portions of upper interconnection balls 230 located within and enclosed by upper mold half 334. Stated another way, upper portions 338 are the portions of upper interconnection balls 230 located above the plane defined by lower compliant surface 346.
However, lower portions 340 of upper interconnection balls 230 are not enclosed within upper mold half 334 but are exposed. More particularly, lower portions 340 are located between upper mold half 334 and upper solder mask 210. Stated another way, lower portions 340 are the portions of upper interconnection balls 230 located below the plane defined by lower compliant surface 346.
In one embodiment, lower portions 340 are portions of upper interconnection balls 230 below the maximum diameter MD of upper interconnection balls 230 in a plane parallel to upper surface 202U of substrate 202. Maximum diameter MD is the largest cross sectional area of an upper interconnection ball 230 in a plane parallel to upper surface 202U of substrate 202. Stated another way, maximum diameter MD is the greatest width of upper interconnection balls 230.
To illustrate, upper interconnection balls 230 have maximum diameter MD in a plane parallel to upper surface 202U of substrate 202 at a first height H1 from terminals 212 of upper traces 204. Lower compliant surface 346 is located at a second height H2 from terminals 212 of upper traces 204. Second height H2 of lower compliant surface 346 is less than first height H1 of maximum diameter MD of upper interconnection balls 230.
In one embodiment, upper interconnection balls 230 are spherical. Accordingly, height H1 is equal to maximum diameter MD divided by two, i.e., ½(maximum diameter MD). Further, as upper interconnection balls 230 are spherical, the total height H3 of upper interconnection balls 230 in a direction perpendicular to upper surface 202U of substrate 202 is equal to maximum diameter MD. Accordingly, height H1 is equal to fifty percent (50%) of the total height H3 of interconnection balls 230. Although the term spherical is used herein, it is to be understood that upper interconnection balls 230 may not be exactly spherical, but only substantially spherical to within excepted manufacturing tolerances. Further, in another embodiment, upper interconnection balls 230 are non-spherical. Generally, height H2 of lower compliant surface 346 is equal to 50% or less of the total height H3 of upper interconnection balls 230.
Lower compliant surface 346 and upper solder mask 210 define a space 352 therebetween. As illustrated, lower portions 340 of upper interconnection balls 230, lower portions 344 of sides 225 of electronic component 220, and flip chip bumps 228 are located within space 352.
As illustrated in
As the area between active surface 222 and upper solder mask 210 including flip chip bumps 228 is encapsulated by package body 454, stackable package 200 is sometimes called a molded underfill flip chip die package.
Package body 454 includes a principal surface 454P parallel to upper surface 202U of substrate 202. Although the terms parallel, perpendicular, and similar terms are used herein, it is to be understood that the described features may not be exactly parallel and perpendicular, but only substantially parallel and perpendicular to within excepted manufacturing tolerances.
Principal surface 454P is located at height H2 from terminals 212 of upper traces 204. As set forth above, height H2 is less than height H1 of maximum diameter MD of interconnection balls 230 from terminals 212 of upper traces 204 and also is less than or equal to fifty percent of the total height H3 of upper interconnection balls 230.
Accordingly, upper portions 338 of upper interconnection balls 230 project from principal surface 454P and generally from package body 454. Stated another way, upper portions 338 of upper interconnection balls 230 are exposed from package body 454. Upper interconnection balls 230 are sometimes called electrically conductive vias extending through package body 454 and are also sometimes called Through Mold Vias (TMV).
Package body 454 is formed while at the same time exposing upper portions 338 of upper interconnection balls 230 in a single encapsulate operation 106. By avoiding selective removal of package body 454 to expose upper interconnection balls 230, the number of operations as well as cost to manufacture stackable package 200 is minimized.
Further, by having maximum diameter MD of upper interconnection balls 230 exposed from package body 454, reliable reflow, i.e., heating to a melt and resolidifying, of upper interconnection balls 230 is insured. More particularly, upper interconnection balls 230 are located within pockets 456 in package body 454. Pockets 456 increase in width from substrate 202 to have a maximum width at principal surface 454P.
Accordingly, during reflow, gases released from upper interconnection balls 230 are reliably vented from, and not trapped within, pockets 456. Further, by having 50% or more of upper interconnection balls 230 exposed from package body 454, there is enough exposed material of upper interconnection balls 230 to insure formation of reliable solder columns, sometimes called solder joints, from upper interconnection balls 230 as described further below in reference to
Further, inactive surface 224 and upper portions 342 of sides 225 of electronic component 220 project from principal surface 454P and generally from package body 454. Stated another way, inactive surface 224 and upper portions 342 of sides 225 of electronic component 220 are exposed from package body 454.
Package body 454 is formed while at the same time exposing inactive surface 224 and upper portions 342 of sides 225 of electronic component 220 in a single encapsulate operation 106. By exposing inactive surface 224 and upper portions 342 of sides 225 of electronic component 220, heat transfer from electronic component 220 directly to the ambient environment is maximized.
Although a film assist mold for formation of package body 454 during encapsulate operation 106 is described above, in other embodiments, package body 454 if formed by spin coating and/or screen printing an encapsulant.
From clean operation 108 (or directly from encapsulate operation 106 in the event that optional clean operation 108 is not perform), flow moves to an attach lower interconnection balls operation 110. In attach lower interconnection balls operation 110, lower, e.g., second, interconnection balls 558 are attached to lower traces 206, e.g., terminals 218 thereof, and more generally to substrate 202. Optionally, stackable package 200 marked, e.g., with a part number or other mark.
Illustratively, lower interconnection balls 558 are formed of solder. In other embodiments, lower interconnection balls 558 are formed of other electrically conductive material such as plated copper or electrically conductive adhesive.
In one embodiment, lower interconnection balls 558 are distributed in an array forming a Ball Grid Array (BGA). Illustratively, lower interconnection balls 558 are used to connect stackable package 200 to other structures such as a larger substrate, e.g., a printed circuit motherboard.
Although attach lower interconnection balls operation 110 is set forth at a particular stage during fabrication of stackable package 200, in other embodiments, attach lower interconnection balls operation 110 is performed at an earlier or later stage during fabrication of stackable package 200.
Flat surfaces 662 are planar surfaces and lie in a planar seating plane 664, i.e., flat surfaces 662 are parallel and coplanar to one another. Flat surfaces 662 are exposed from and above package body 454.
In one embodiment, stackable package 200 is warped, e.g., due to mismatch in stress generated by the various layers such as substrate 202 and package body 454. Stackable package 200 is warped prior to performance of flatten upper interconnection balls operation 112. For example, stackable package 200 is warped at the stage illustrated in
In accordance with another embodiment, upper interconnection balls 230 are formed with a certain amount of tolerance and thus mismatch. Stated another way, some of upper interconnection balls 230 are larger than others of upper interconnection balls 230. For example, upper interconnection balls 230 vary slightly in size at the stage illustrated in
Although warpage and size variation are set forth above as reasons for non-coplanarity of upper interconnection balls 230, in light of this disclosure, those of skill in the art will understand that upper interconnection balls 230 can be non-coplanar for other reasons.
Although non-coplanarity of upper interconnection balls 230 is set forth above in various examples, in another embodiment, upper interconnection balls 230 are coplanar prior to performance of flatten upper interconnection balls operation 112.
However, regardless of whether upper interconnection balls 230 are coplanar or non-coplanar, after performance of flatten upper interconnection balls operation 112, flat surfaces 662 lie in planar seating plane 664. Stated another way, after performance of flatten upper interconnection balls operation 112, flattened interconnection balls 660 provide a planar seating plane 664. By providing planar seating plane 664, bonding with interconnection balls of a stacked electronic component package is enhanced thus maximizing yield as discussed further below. However, flatten upper interconnection balls operation 112 is optional, and in one embodiment, is not performed.
Terminals 776, e.g., of a circuit pattern, are formed on upper surface 774U of substrate 774. Although not illustrated, in light of this disclosure, those of skill in the art will understand that larger substrate 772 can have additional and/or difference circuit patterns depending upon the particular application.
Larger substrate 772 further includes an upper, e.g., first, solder mask 778 on upper surface 774U of substrate 774 and a lower, e.g., second, solder mask 780 on lower surface 774L of substrate 774. Upper solder mask 778 is patterned to expose terminals 776.
Solder structures 782 are formed on terminals 776. Illustratively, solder structures 782 are formed of screen printed solder paste. Lower interconnection balls 558 of stackable package 200 are placed into contact (stacked on) respective solder structures 782.
Further, an upper, e.g., second, electronic component package 784 is stacked upon stackable package 200. Upper electronic component package 784 is sometimes called a stacked electronic component package.
Upper electronic component package 784 includes a substrate 702, an upper surface 702U, a lower surface 702L, upper traces 704, lower traces 706, vias 708, an upper solder mask 710, bond fingers 714, a lower solder mask 716, terminals 718, an electronic component 720, an active surface 722, an inactive surface 724, bond pads 726, a package body 754, and lower interconnection balls 758 (which may be more rounded than pictured) similar to substrate 202, upper surface 202U, lower surface 202L, upper traces 204, lower traces 206, vias 208, upper solder mask 210, bond fingers 214, lower solder mask 216, terminals 218, electronic component 220, active surface 222, inactive surface 224, bond pads 226, package body 454, and lower interconnection balls 558 of stackable package 200, respectively, and so the description thereof is not repeated here.
However, electronic component 720 is mounted in a wirebond configuration in upper electronic component package 784. More particularly, inactive surface 724 is mounted to upper solder mask 710 by an adhesive 786. Further, bond pads 726 are electrically connected to bond fingers 714 by bond wires 788. Bond wires 788 are enclosed in package body 754.
Lower interconnection balls 758 of upper electronic component package 784 are placed upon flat surfaces 662 of flattened interconnection balls 660. As flat surfaces 662 lie in a flat seating plane as discussed above, contact between lower interconnection balls 758 of upper electronic component package 784 and flattened interconnection balls 660 is enhanced thus enhancing bonding therebetween.
In one embodiment, lower interconnection balls 558 and/or lower interconnection balls 758 are flux dipped prior to stacking.
Although a particular upper electronic component package 784 is illustrated and discussed, in light of this disclosure, those of skill in the art will understand that other upper electronic component packages or devices can be stacked on stackable package 200 in other embodiments. For example, an upper electronic component package includes an electronic component mounted in a flip chip configuration and/or multiple electronic components stacked one upon another or side by side.
More particularly, lower interconnection balls 758 and flattened interconnection balls 660, e.g., solder, are heated to melt lower interconnection balls 758 and flattened interconnection balls 660. Upon melting, lower interconnection balls 758 and flattened interconnection balls 660 combine (intermix) into molten structures, e.g., molten solder. These molten structures cool and form solder columns 890. In accordance with this embodiment, solder columns 890 are integral, i.e., are single unitary structures and not a plurality of different layers connected together.
Solder columns 890 extend between lower terminals 718 of upper electronic component package 784 and terminals 212 of stackable package 200. In one example, upper electronic component package 784 is mounted and electrically connected to stackable package 200 by solder columns 890.
Further, during the reflow, lower interconnection balls 558 and solder structures 782, e.g., solder, are heated to melt lower interconnection balls 558 and solder structures 782. Upon melting, lower interconnection balls 558 and solder structures 782 combine (intermix) into molten structures, e.g., molten solder. These molten structures cool and form solder columns 892. In accordance with this embodiment, solder columns 892 are integral, i.e., are single unitary structures and not a plurality of different layers connected together.
Solder columns 892 extend between terminals 218 of stackable package 200 and terminals 776 of larger substrate 772. In one example, stackable package 200 is mounted and electrically connected to larger substrate 772 by solder columns 892.
In the following
Referring now to
Referring now to
Referring now to
Columns 1102 are cylindrical in this embodiment. Columns 1102 include lower, e.g., first, portions 1104 that are enclosed within package body 454. Columns 1102 further include upper, e.g., second, portions 1106 that protrude above and are exposed from package body 454. Stackable package 1100 is sometimes called a column package.
Referring now to
In one embodiment, bond wires 1204 are coated with an insulator to protect bond wires 1204. For example, referring to
Referring now to
More particularly, through electronic component vias 1302 extend between active surface 222 and inactive surface 224. The ends of through electronic component vias 1302 at active surface 222 define active surface through via terminals 1304. Further, the ends of through electronic component vias 1302 at inactive surface 224 define inactive surface through via terminals 1306. Active surface through via terminals 1304 are electrically connected to inactive surface through via terminals 1306 by through electronic component vias 1302.
In accordance with this embodiment, active surface through via terminals 1304 are physically and electrically connected to bond fingers 214 of upper traces 204 by flip chip bumps 228. Further, in accordance with this embodiment, stackable package 1300 includes underfill 1002 similar or identical to underfill 1002 as described above in reference to
Stackable package 1300 further includes an upper, e.g., second, electronic component 1320. In one embodiment, upper electronic component 1320 is an integrated circuit chip, e.g., an active component. However, in other embodiments, upper electronic component 1320 is a passive component such as a capacitor, resistor, or inductor. In another embodiment, upper electronic component 1320 is a pre-packaged device. In yet another embodiment, a plurality of electronic components are mounted, e.g., in a stacked configuration.
In accordance with this embodiment, upper electronic component 1320 includes an active surface 1322 and an opposite inactive surface 1324. Upper electronic component 1320 further includes bond pads 1326 formed on active surface 1322.
In accordance with this embodiment, upper electronic component 1320 is mounted in a flip chip configuration to inactive surface through via terminals 1306. More particularly, flip chip bumps 1328, e.g., solder, form the physical and electrical connections between bond pads 1326 and inactive surface through via terminals 1306. Further, an underfill 1330 is applied between active surface 1322 of upper electronic component 1320 and inactive surface 224 of lower electronic component 220 and encloses and protects flip chip bumps 1328. Stackable package 1300 is sometimes called a stacked flip chip die using through silicon vias package.
Referring now to
In accordance with this embodiment, upper electronic component 1420 includes an active surface 1422 and an opposite inactive surface 1424. Upper electronic component 1420 further includes bond pads 1426 formed on active surface 1422.
Upper electronic component 1420 is mounted in a wirebond configuration. More particularly, inactive surface 1424 of upper electronic component 1420 is mounted to inactive surface 224 of lower electronic component 220 by an adhesive 1402. Further, bond pads 1426 are electrically connected to bond fingers 214 by bond wires 1404. Bond wires 1404 are enclosed in package body 454.
In one embodiment, bond wires 1404 are coated with an insulator to protect bond wires 1404. For example, referring to
Further, in accordance with this embodiment, stackable package 1400 includes underfill 1002 similar or identical to underfill 1002 as described above in reference to
Referring now to
In one embodiment, spacer 1502 is adhesive, or includes a lower adhesive surface, such that spacer 1502 adheres to active surface 1422. In another embodiment, spacer 1502 is mounted to active surface 1422 by an adhesive.
In one embodiment, spacer 1502 functions to form package body 454 thicker above bond wires 1404. For example, referring to
As illustrated, an upper surface 1504 of spacer 1502 (and sometimes a portion of sides 1506 of spacer 1502) is exposed from package body 454. Stackable package 1500 is sometimes called a hybrid stacked die with spacer package.
Referring now to
In accordance with this embodiment, upper electronic component 1620 includes an active surface 1622 and an opposite inactive surface 1624. Upper electronic component 1620 further includes bond pads 1626 formed on active surface 1622.
Upper electronic component 1620 is mounted in a face-to-face configuration. More particularly, lower electronic component 220 includes upper electronic component terminals 1602 formed on active surface 222. Bond pads 1626 of upper electronic component 1620 are physically and electrically connected to upper electronic component terminals 1602 of lower electronic component 220 by flip chip bumps 1604.
An underfill 1606 is applied between active surface 222 of lower electronic component 220 and active surface 1622 of upper electronic component 1620 and encloses and protects flip chip bumps 1604.
As illustrated, inactive surface 1624 of upper electronic component 1620 (and sometimes a portion of sides 1625 of upper electronic component 1620) is exposed from package body 454. Stackable package 1600 is sometimes called a hybrid stacked die face-to-face package.
More particularly, referring to
As illustrated in
Solder columns 1704 extend through package body 454 and between lower surface 1702L of heat spreader 1702 and terminals 212. In one example, heat spreader 1702 is mounted and electrically connected to stackable package 200 by solder columns 1704.
Further, in accordance with this embodiment, inactive surface 224 of electronic component 220 is coupled to lower surface 1702L of heat spreader 1702 by a thermal interface material 1706. Illustratively, thermal interface material 1706 is a thermal grease, adhesive, or other material having a relatively high thermal conductivity to thermally couple electronic component 220 to heat spreader 1702.
Further, in one embodiment, thermal interface material 1706 is electrically conductive, e.g., is an electrically conductive adhesive or other electrically conductive material. In accordance with this embodiment, thermal interface material 1706 both thermally and electrically connects inactive surface 224 of electronic component 220 to heat spreader 1702.
In yet another example, thermal interface material 1706 is a dielectric material. In accordance with this embodiment, thermal interface material 1706 electrically insulates inactive surface 224 of electronic component 220 from heat spreader 1702 while at the same time thermally connects inactive surface 224 of electronic component 220 to heat spreader 1702.
In yet another embodiment, thermal interface material 1706 is not used. Accordingly, heat spreader 1702 directly contacts or is spaced apart from inactive surface 224 of electronic component 220.
In one embodiment, to form molded underfill flip chip die with heat spreader package 1700, optionally, thermal interface material 1706 is applied to inactive surface 224 of electronic component 220 and/or the corresponding region of lower surface 1702L of heat spreader 1702. Heat spreader 1702 is placed on flattened interconnection balls 660 (see
In one embodiment, flattened interconnection balls 660 do not deform during reflow to any significant extent. Accordingly, solder columns 1704 are essentially the same shape as flattened interconnection balls 660 prior to reflow. Thus, height H2 of principal surface 454P from terminals 212 of upper traces 204 is less than height H1 of maximum diameter MD of solder columns 1704 from terminals 212 of upper traces 204. However, in other examples, flattened interconnection balls 660 do significantly collapse during reflow such that the resulting shape of solder columns 1704 is different than the shape of flattened interconnection balls 660 prior to reflow.
In one embodiment, heat spreader 1702 is electrically connected to a reference voltage source, e.g., ground. For example, one or more respective lower interconnection balls 558 coupled to heat spreader 1702 are connected to a reference voltage source, e.g., ground. Accordingly, heat spreader 1702 provides thermal management and/or ground management of molded underfill flip chip die with heat spreader package 1700.
Of course, one or more of bond pads 226 of electronic component 220 are not electrically connected to, i.e., are electrically isolated from, heat spreader 1702. To illustrate, the bond pad 226 at the right in the view of
Although mounting of heat spreader 1702 to stackable package 200 of
For example,
Although specific embodiments were described herein, the scope of the invention is not limited to those specific embodiments. Numerous variations, whether explicitly given in the specification or not, such as differences in structure, dimension, and use of material, are possible. The scope of the invention is at least as broad as given by the following claims.
This application is a continuation of Darveaux et al., U.S. Patent Application No. 12/917,185, filed on Nov. 1, 2010, entitled “Stackable Package and Method”, which is herein incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3868724 | Perrino | Feb 1975 | A |
3916434 | Garboushian | Oct 1975 | A |
4322778 | Barbour et al. | Mar 1982 | A |
4532419 | Takeda | Jul 1985 | A |
4642160 | Burgess | Feb 1987 | A |
4645552 | Vitriol et al. | Feb 1987 | A |
4685033 | Inoue | Aug 1987 | A |
4706167 | Sullivan | Nov 1987 | A |
4716049 | Patraw | Dec 1987 | A |
4786952 | MacIver et al. | Nov 1988 | A |
4806188 | Rellick | Feb 1989 | A |
4811082 | Jacobs et al. | Mar 1989 | A |
4897338 | Spicciati et al. | Jan 1990 | A |
4905124 | Banjo et al. | Feb 1990 | A |
4964212 | Deroux-Dauphin et al. | Oct 1990 | A |
4974120 | Kodai et al. | Nov 1990 | A |
4996391 | Schmidt | Feb 1991 | A |
5021047 | Movern | Jun 1991 | A |
5072075 | Lee et al. | Dec 1991 | A |
5072520 | Nelson | Dec 1991 | A |
5081520 | Yoshii et al. | Jan 1992 | A |
5091769 | Eichelberger | Feb 1992 | A |
5108553 | Foster et al. | Apr 1992 | A |
5110664 | Nakanishi et al. | May 1992 | A |
5191174 | Chang et al. | Mar 1993 | A |
5229550 | Bindra et al. | Jul 1993 | A |
5239448 | Perkins et al. | Aug 1993 | A |
5247429 | Iwase et al. | Sep 1993 | A |
5250843 | Eichelberger | Oct 1993 | A |
5278726 | Bernardoni et al. | Jan 1994 | A |
5283459 | Hirano et al. | Feb 1994 | A |
5353498 | Fillion et al. | Oct 1994 | A |
5371654 | Beaman et al. | Dec 1994 | A |
5379191 | Carey et al. | Jan 1995 | A |
5404044 | Booth et al. | Apr 1995 | A |
5463253 | Waki et al. | Oct 1995 | A |
5474957 | Urushima | Dec 1995 | A |
5474958 | Djennas et al. | Dec 1995 | A |
5497033 | Fillion et al. | Mar 1996 | A |
5508938 | Wheeler | Apr 1996 | A |
5530288 | Stone | Jun 1996 | A |
5531020 | Durand et al. | Jul 1996 | A |
5546654 | Wojnarowski et al. | Aug 1996 | A |
5574309 | Papapietro et al. | Nov 1996 | A |
5578934 | Wood et al. | Nov 1996 | A |
5581498 | Ludwig et al. | Dec 1996 | A |
5582858 | Adamopoulos et al. | Dec 1996 | A |
5616422 | Ballard et al. | Apr 1997 | A |
5637832 | Danner | Jun 1997 | A |
5674785 | Akram et al. | Oct 1997 | A |
5719749 | Stopperan | Feb 1998 | A |
5721496 | Farnworth et al. | Feb 1998 | A |
5726493 | Yamashita et al. | Mar 1998 | A |
5739581 | Chillara | Apr 1998 | A |
5739585 | Akram et al. | Apr 1998 | A |
5739588 | Ishida et al. | Apr 1998 | A |
5742479 | Asakura | Apr 1998 | A |
5774340 | Chang et al. | Jun 1998 | A |
5784259 | Asakura | Jul 1998 | A |
5798014 | Weber | Aug 1998 | A |
5822190 | Iwasaki | Oct 1998 | A |
5826330 | Isoda et al. | Oct 1998 | A |
5835355 | Dordi | Nov 1998 | A |
5847453 | Uematsu et al. | Dec 1998 | A |
5883425 | Kobayashi | Mar 1999 | A |
5894108 | Mostafazadeh et al. | Apr 1999 | A |
5903052 | Chen et al. | May 1999 | A |
5907477 | Tuttle et al. | May 1999 | A |
5915977 | Hembree et al. | Jun 1999 | A |
5924003 | Slocum | Jul 1999 | A |
5936843 | Ohshima et al. | Aug 1999 | A |
5952611 | Eng et al. | Sep 1999 | A |
6004619 | Dippon et al. | Dec 1999 | A |
6013948 | Akram et al. | Jan 2000 | A |
6021564 | Hanson | Feb 2000 | A |
6028364 | Ogino et al. | Feb 2000 | A |
6034427 | Lan et al. | Mar 2000 | A |
6035527 | Tamm | Mar 2000 | A |
6040239 | Akram et al. | Mar 2000 | A |
6040622 | Wallace | Mar 2000 | A |
6060778 | Jeong et al. | May 2000 | A |
6069407 | Hamzehdoost | May 2000 | A |
6072243 | Nakanishi | Jun 2000 | A |
6081036 | Hirano et al. | Jun 2000 | A |
6119338 | Wang et al. | Sep 2000 | A |
6122171 | Akram et al. | Sep 2000 | A |
6127833 | Wu et al. | Oct 2000 | A |
6160705 | Stearns et al. | Dec 2000 | A |
6172419 | Kinsman | Jan 2001 | B1 |
6175087 | Keesler et al. | Jan 2001 | B1 |
6184463 | Panchou et al. | Feb 2001 | B1 |
6194250 | Melton et al. | Feb 2001 | B1 |
6204453 | Fallon et al. | Mar 2001 | B1 |
6214641 | Akram | Apr 2001 | B1 |
6235554 | Akram et al. | May 2001 | B1 |
6239485 | Peters et al. | May 2001 | B1 |
6252298 | Lee et al. | Jun 2001 | B1 |
D445096 | Wallace | Jul 2001 | S |
D446525 | Okamoto et al. | Aug 2001 | S |
6274821 | Echigo et al. | Aug 2001 | B1 |
6280641 | Gaku et al. | Aug 2001 | B1 |
6316285 | Jiang et al. | Nov 2001 | B1 |
6351031 | Iijima et al. | Feb 2002 | B1 |
6353999 | Cheng | Mar 2002 | B1 |
6365975 | DiStefano et al. | Apr 2002 | B1 |
6376906 | Asai et al. | Apr 2002 | B1 |
6392160 | Andry et al. | May 2002 | B1 |
6395578 | Shin et al. | May 2002 | B1 |
6405431 | Shin et al. | Jun 2002 | B1 |
6406942 | Honda | Jun 2002 | B2 |
6407341 | Anstrom et al. | Jun 2002 | B1 |
6407930 | Hsu | Jun 2002 | B1 |
6448510 | Neftin et al. | Sep 2002 | B1 |
6451509 | Keesler et al. | Sep 2002 | B2 |
6462274 | Shim et al. | Oct 2002 | B1 |
6479762 | Kusaka | Nov 2002 | B2 |
6489667 | Shim et al. | Dec 2002 | B1 |
6497943 | Jimarez et al. | Dec 2002 | B1 |
6517995 | Jacobson et al. | Feb 2003 | B1 |
6534391 | Huemoeller et al. | Mar 2003 | B1 |
6544461 | Hembree et al. | Apr 2003 | B1 |
6544638 | Fischer et al. | Apr 2003 | B2 |
6586682 | Strandberg | Jul 2003 | B2 |
6608757 | Bhatt et al. | Aug 2003 | B1 |
6660559 | Huemoeller et al. | Dec 2003 | B1 |
6715204 | Tsukada et al. | Apr 2004 | B1 |
6727645 | Tsujimura et al. | Apr 2004 | B2 |
6730857 | Konrad et al. | May 2004 | B2 |
6734542 | Nakatani et al. | May 2004 | B2 |
6740964 | Sasaki | May 2004 | B2 |
6753612 | Adae-Amoakoh et al. | Jun 2004 | B2 |
6774748 | Ito et al. | Aug 2004 | B1 |
6787443 | Boggs et al. | Sep 2004 | B1 |
6803528 | Koyanagi | Oct 2004 | B1 |
6815709 | Clothier et al. | Nov 2004 | B2 |
6815739 | Huff et al. | Nov 2004 | B2 |
6838776 | Leal et al. | Jan 2005 | B2 |
6888240 | Towle et al. | May 2005 | B2 |
6919514 | Konrad et al. | Jul 2005 | B2 |
6921968 | Chung | Jul 2005 | B2 |
6921975 | Leal et al. | Jul 2005 | B2 |
6931726 | Boyko et al. | Aug 2005 | B2 |
6936922 | Park et al. | Aug 2005 | B1 |
6953995 | Farnworth et al. | Oct 2005 | B2 |
6987314 | Yoshida | Jan 2006 | B1 |
7015075 | Fay et al. | Mar 2006 | B2 |
7030469 | Mahadevan et al. | Apr 2006 | B2 |
7081661 | Takehara et al. | Jul 2006 | B2 |
7125744 | Takehara et al. | Oct 2006 | B2 |
7129113 | Lin et al. | Oct 2006 | B1 |
7185426 | Hiner et al. | Mar 2007 | B1 |
7198980 | Jiang et al. | Apr 2007 | B2 |
7242081 | Lee | Jul 2007 | B1 |
7282394 | Cho et al. | Oct 2007 | B2 |
7285855 | Foong | Oct 2007 | B2 |
7345361 | Mallik et al. | Mar 2008 | B2 |
7372151 | Fan et al. | May 2008 | B1 |
7429786 | Karnezos et al. | Sep 2008 | B2 |
7459202 | Magera et al. | Dec 2008 | B2 |
7548430 | Huemoeller et al. | Jun 2009 | B1 |
7550857 | Longo et al. | Jun 2009 | B1 |
7633765 | Scanlan et al. | Dec 2009 | B1 |
7667338 | Lin et al. | Feb 2010 | B2 |
7671457 | Hiner et al. | Mar 2010 | B1 |
7777351 | Berry et al. | Aug 2010 | B1 |
7825520 | Longo et al. | Nov 2010 | B1 |
7960827 | Miller, Jr. et al. | Jun 2011 | B1 |
8183696 | Meyer et al. | May 2012 | B2 |
8300423 | Darveaux et al. | Oct 2012 | B1 |
8341835 | Huemoeller et al. | Jan 2013 | B1 |
20020017712 | Bessho et al. | Feb 2002 | A1 |
20020061642 | Haji et al. | May 2002 | A1 |
20020066952 | Taniguchi et al. | Jun 2002 | A1 |
20020195697 | Mess et al. | Dec 2002 | A1 |
20030025199 | Wu et al. | Feb 2003 | A1 |
20030128096 | Mazzochette | Jul 2003 | A1 |
20030141582 | Yang et al. | Jul 2003 | A1 |
20030146519 | Huang | Aug 2003 | A1 |
20030197284 | Khiang et al. | Oct 2003 | A1 |
20040036164 | Koike et al. | Feb 2004 | A1 |
20040063246 | Karnezos | Apr 2004 | A1 |
20040145044 | Sugaya et al. | Jul 2004 | A1 |
20040159462 | Chung | Aug 2004 | A1 |
20050139985 | Takahashi | Jun 2005 | A1 |
20050242425 | Leal et al. | Nov 2005 | A1 |
20060208041 | MacKay et al. | Sep 2006 | A1 |
20070273049 | Khan et al. | Nov 2007 | A1 |
20070281471 | Hurwitz et al. | Dec 2007 | A1 |
20070290376 | Zhao et al. | Dec 2007 | A1 |
20080116557 | Paek et al. | May 2008 | A1 |
20080230887 | Sun | Sep 2008 | A1 |
20090115045 | Hsu et al. | May 2009 | A1 |
20090146282 | Tay et al. | Jun 2009 | A1 |
Number | Date | Country |
---|---|---|
05-109975 | Apr 1993 | JP |
05-136323 | Jun 1993 | JP |
07-017175 | Jan 1995 | JP |
08-190615 | Jul 1996 | JP |
10-334205 | Dec 1998 | JP |
Entry |
---|
IBM Technical Disclosure Bulletin, “Microstructure Solder Mask by Means of a Laser,” vol. 36, Issue 11, p. 589, Nov. 1, 1993. (NN9311589). |
Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 58th ECTC Proceedings, May 2008, Lake Buena Vista, FL, 6 pages, IEEE. |
Scanlan, “Package-on-package (PoP) with Through-mold Vias”, Advanced Packaging, Jan. 2008, 3 pages, vol. 17, Issue 1, PennWell Corporation. |
Hiner et al., “Printed Wiring Motherboard Having Bonded Interconnect Redistribution Mesa”, U.S. Appl. No. 10/992,371, filed on Nov. 18, 2004. |
Huemoeller et al., “Build Up Motherboard Fabrication Method and Structure”, U.S. Appl. No. 11/824,395, filed on Jun. 29, 2007. |
Kim et al., “Semiconductor Device and Fabricating Method Thereof”, U.S. Appl. No. 12/943,540, filed on Nov. 10, 2010. |
Darveaux et al., “Stackable Package and Method,” U.S. Appl. No. 12/917,185, filed Nov. 1, 2010. |
Number | Date | Country | |
---|---|---|---|
Parent | 12917185 | Nov 2010 | US |
Child | 13912540 | US |