Claims
- 1. A method for adjusting at least one of a gain and a frequency response of an input signal for a multimode PHY device, the method comprising:
after receipt of the input signal, apportioning the input signal into at least a gain adjustment signal and at least an equalization adjustment signal; adjusting a gain of said apportioned at least a gain adjustment signal within the multimode PHY device; equalizing said at least an equalization adjustment signal within the multimode PHY device; and summing said adjusted at least a gain adjustment signal and said equalized at least an equalization adjustment signal within the multimode PHY device to create an output equalized signal having a desired gain and frequency response.
- 2. The method according to claim 1, wherein,
said apportioned at least a gain adjustment signal comprises low frequency components of the input signal; and said apportioned at least an equalization adjustment signal comprises high frequency components of the input signal.
- 3. The method according to claim 2, wherein said apportioning further comprises selecting a determined portion of said input signal that will comprise said at least a gain adjustment signal and said at least an equalization signal.
- 4. The method according to claim 3, wherein said determined portion of said input signal is one of a whole of the input signal and a fraction of the input signal.
- 5. The method according to claim 3, wherein said adjusting further comprises programmably selecting said determined portion of said input signal that will comprise said at least a gain adjustment signal and said at least an equalization signal.
- 6. The method according to claim 2, wherein said adjusting further comprises amplifying said gain of at least some of said low frequency components of said apportioned at least a gain adjustment signal.
- 7. The method according to claim 6, wherein said amplifying further comprises equally amplifying said gain of at least some of said low frequency components of said apportioned at least gain adjustment signal.
- 8. The method according to claim 2, wherein said equalizing further comprises amplifying said gain of at least some of said high frequency components of said apportioned at least an equalization adjustment signal.
- 9. The method according to claim 1, wherein the input signal comprises signal components from at least one of a 10 GigaBit Ethernet operation mode and a Fibre channel operation mode.
- 10. The method according to claim 1, wherein said apportioning further comprises apportioning said input signal so that said at least a gain adjustment signal and said at least an equalization adjustment signal are equivalent to the input signal.
- 11. A system for adjusting at least one of a gain and a frequency response of an input signal for a multimode PHY device, the system comprising:
a signal divider for apportioning the input signal into at least a gain adjustment signal and at least an equalization adjustment signal; a signal adjuster for adjusting a gain of said apportioned at least a gain adjustment signal within the multimode PHY device; an equalizer for equalizing said at least an equalization adjustment signal within the multimode PHY device; and a summer for summing said adjusted at least a gain adjustment signal and said equalized at least an equalization adjustment signal within the multimode PHY device to create an output equalized signal.
- 12. The system according to claim 11, wherein,
said apportioned at least a gain adjustment signal comprises low frequency components of said input signal; and said apportioned at least an equalization adjustment signal comprises high frequency components of said input signal.
- 13. The system according to claim 12, wherein said signal divider further comprises a selector for selecting a determined portion of said input signal that will comprise said at least a gain adjustment signal and said at least an equalization adjustment signal.
- 14. The system according to claim 13, wherein said selector is configured to select said determined portion of said input signal that is one of a whole of the input signal and a fraction of the input signal.
- 15. The system according to claim 14, wherein said adjuster further comprises a programmable selector for programmably selecting said determined portion of said input signal that will comprise said at least a gain adjustment signal and said at least an equalization adjustment signal.
- 16. The system according to claim 12, wherein said adjuster further comprises an amplifier for amplifying said gain of at least some of said low frequency components of said apportioned at least a gain adjustment signal.
- 17. The system according to claim 16, wherein said amplifier is configured to equally amplify said gain of at least some of said low frequency components of said apportioned at a least gain adjustment signal.
- 18. The system according to claim 12, wherein said equalizer further comprises an amplifier for amplifying said gain of at least some of said high frequency components of said apportioned at least an equalization adjustment signal.
- 19. The system according to claim 11, wherein the input signal comprises signal components from at least one of a 10 Gigabit Ethernet operation mode and a Fibre channel operation mode.
- 20. The system according to claim 11, wherein said signal divider further comprises an apportioner for apportioning said input signal so that said at least gain adjustment signal and said at least an equalization adjustment signal are equivalent to the input signal.
- 21. The system according to claim 20, further. comprising. a selector for selecting a level of adjustment to be applied to said at least a gain adjustment signal and said at least an equalization adjustment signal.
- 22. The system according to claim 21, wherein said selector is coupled to at least one device selected from the group consisting of said apportioner, said signal divider, said signal adjuster and said equalizer.
- 23. A method for adjusting at least one of a gain and a frequency response of an input signal for a multimode PHY device, the method comprising:
after receipt of the input signal, adjusting a gain of at least a portion of the input signal within the multimode PHY device; equalizing at least a remaining portion of the input signal within the multimode PHY device; and summing said adjusted at least a portion of the input signal and said equalized at least a remaining portion of the input signal within the multimode PHY device to create an output equalized signal having a desired gain and frequency response.
- 24. The method according to claim 23, wherein,
said adjusted at least a portion of the input signal comprises low frequency components of the input signal; and said equalized at least a remaining portion of the input signal comprises high frequency components of the input signal.
- 25. The method according to claim 24, wherein said adjusting further comprises amplifying said gain of at least a portion of said low frequency components.
- 26. The method according to claim 25, wherein said amplifying further comprises equally amplifying said gain of said at least a portion of said low frequency components.
- 27. A system for adjusting at least one of a gain and a frequency response of an input signal for a multimode PHY device, the system comprising:
at least one adjuster adapted to adjust a gain of at least a portion of the input signal within the multimode PHY device; at least one equalizer adapted to equalize at least a remaining portion of the input signal within the multimode PHY device; and at least one summer adapted to sum said adjusted at least a portion of the input signal and said equalized at least a remaining portion of the input signal within the multimode PHY device to create an output equalized signal having a desired gain and frequency response.
- 28. The system according to claim 27, wherein,
said adjusted at least a portion of the input signal comprises low frequency components of the input signal; and said equalized at least a remaining portion of the input signal comprises high frequency components of the input signal.
- 29. The system according to claim 28, wherein said adjuster further comprises at least one controller adapted to control amplification of said gain of at least a portion of said low frequency components.
- 30. The system according to claim 29, wherein said at least one controller is adapted to control equal amplification of said gain of said at least a portion of said low frequency components.
- 31. The system according to claim 28, wherein said at least one controller is further adapted to control amplification of said at least a portion of said high frequency components of the input signal.
- 32. The system according to claim 28, wherein said at least one controller is further adapted to control adjustment of said at least a portion of said high frequency components of the input signal independent of said at least a portion of said low frequency components.
- 33. The system according to claim 27, wherein the input signal comprises signal components from at least one of a 10 GigaBit Ethernet operation mode and a Fibre channel operation mode.
CROSS-REFERENCE TO RELATED APPLICATIONS/INCORPORATION BY REFERENCE
[0001] This application makes reference to, claims priority to and claims the benefit of U.S. Provisional Patent Application Serial No. 60/402,120 filed on Aug. 7, 2002.
[0002] This application also makes reference to U.S. Pat. No. 6,424,194, U.S. application Ser. No. 09/540,243 filed on Mar. 31, 2000, U.S. Pat. No. 6,389,092, U.S. Pat. No. 6,340,899, U.S. application Ser. No. 09/919,636 filed on Jul. 31, 2001, U.S. application Ser. No. 09/860,284 filed on May 18, 2001, U.S. application Ser. No. 10/028,806 filed on Oct. 25, 2001, U.S. application Ser. No. 09/969,837 filed on Oct. 1, 2001, U.S. application Ser. No. 10/159,788 entitled “Phase Adjustment in High Speed CDR Using Current DAC” filed on May 30, 2002, U.S. application Ser. No. 10/179,735 entitled “Universal Single-Ended Parallel Bus; fka, Using 1.8V Power Supply in 0.13 MM CMOS” filed on Jun. 21, 2002, and U.S. application Ser. No. 60/402,090 entitled “System and Method for Implementing a Single Chip Having a Multiple Sub-layer PHY” filed on Aug. 7, 2002 with Attorney Docket No. 13906US01.
[0003] All of the above stated applications are incorporated herein by reference in their entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60402120 |
Aug 2002 |
US |