Claims
- 1. An integrated semiconductor device, comprising:
a plurality of memory instances embedded in said integrated semiconductor device's circuitry, wherein at least one of said plurality of memory instances comprises a prime memory array and a redundant memory portion; a volatile scan register disposed in said at least one of said plurality of memory instances, said volatile scan register including a plurality of concatenated flip-flops; a fuse box register disposed external to said plurality of memory instances in a selected area of said integrated semiconductor device, said fuse box register including a plurality of fuses for storing fuse information, each fuse being in either an open or closed state, wherein said fuse information is associated with location data pertaining to a faulty portion in said prime memory array; and means for transferring said fuse information to said volatile scan register from said fuse box register upon a reset of said integrated semiconductor device, wherein said fuse information in said volatile scan register is used for replacing said faulty portion in said prime memory array with at least a part of said redundant memory portion.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of the following co-pending patent application: “Architecture with Multi-Instance Redundancy Implementation,” filed Dec. 6, 1999, Ser. No. 09/455,045, in the names of Alex Shubat and Chang Hee Hong, which is hereby incorporated by reference for all purposes.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09455045 |
Dec 1999 |
US |
Child |
10099750 |
Mar 2002 |
US |