Claims
- 1. A system for reducing noise in the substrate of a chip, the system comprising:
a substrate doped with a first dopant; a first well disposed on top of the substrate and doped with a second dopant; a second well disposed within the first well, the second well doped with the second dopant; a first transistor comprising at least one first transistor component disposed in the second well, the first transistor adapted to employ a first type of channel having a quiet voltage source connected to a body thereof; a third well disposed within the first well, the third well doped with the first dopant; and a second transistor comprising at least one second transistor component disposed in the third well, the second transistor adapted to employ a second type of channel, the first well isolating noise between the second well and the substrate.
- 2. The system according to claim 1, wherein the first transistor and the second transistor are coupled in a complementary metal oxide semiconductor (CMOS) transistor arrangement.
- 3. The system according to claim 1, wherein the first transistor is a p-channel MOS (PMOS) transistor and the second transistor is an n-channel MOS (NMOS) transistor.
- 4. The system according to claim 3, wherein the PMOS transistor comprises a source coupled to a noisy voltage.
- 5. The system according to claim 4, wherein the noisy voltage source and the quiet voltage source provide approximately a same voltage level.
- 6. The system according to claim 4,
wherein the body of the PMOS transistor is resistively coupled to the second well, and wherein the noise in the second well emanates primarily from the body of the PMOS transistor.
- 7. The system according to claim 3, wherein the NMOS transistor comprises a body and a source both coupled to a noisy voltage source.
- 8. The system according to claim 7, wherein the body of the NMOS transistor is capacitively coupled to the substrate.
- 9. The system according to claim 3, wherein the first well comprises a deep well.
- 10. The system according to claim 3, wherein the first well is adapted to shield the substrate from noise emanating from a voltage source coupled to at least one of the first transistor and the second transistor.
- 11. The system according to claim 10, wherein the noise comprises digital noise.
- 12. A method for reducing noise in the substrate of a chip, the method comprising:
doping a substrate with a first dopant; doping a first well disposed on top of the substrate with a second dopant; doping a second well disposed within the first well with the second dopant; disposing a first transistor comprising at least one first transistor component within the second well, the first transistor adapted to employ a first type of channel having a quiet voltage source connected to a body thereof; disposing a third well doped with the first dopant within the first well; and disposing a second transistor comprising at least one second transistor component within the third well, the second transistor adapted to employ a second type of channel, the first well isolating noise between the second well and the substrate.
- 13. The method according to claim 12, further comprising coupling the first transistor and the second transistor in a complementary metal oxide semiconductor (CMOS) transistor arrangement.
- 14. The method according to claim 12, further comprising configuring the first transistor as a p-channel MOS (PMOS) transistor and the second transistor as an n-channel MOS (NMOS) transistor.
- 15. The method according to claim 14, further comprising coupling a noisy voltage source to a source of the PMOS transistor.
- 16. The method according to claim 15, further comprising the step of supplying approximately a same voltage level to the PMOS transistor using the noisy voltage source and the quiet voltage source provide.
- 17. The method according to claim 15, further comprising resistively coupling the body of the PMOS transistor to the second well.
- 18. The method according to claim 14, further comprising the step of coupling a body and a source of the NMOS transistor to a noisy voltage source.
- 19. The method according to claim 18, further comprising the step of capacitively coupling the body of the NMOS transistor to the substrate.
- 20. The method according to claim 14, wherein the step of doping the first well further comprises the step of doping a deep well disposed within the first well with the second dopant.
- 21. The method according to claim 14, further comprising the step of adapting the first well to shield the substrate from noise emanating from a voltage source coupled to at least one of the first transistor and the second transistor.
- 22. A method for reducing noise in a chip, the method comprising:
shielding a substrate layer of the chip from a transistor layer of the chip using a shielding layer; capacitively coupling a p-type transistor within said transistor layer to said shielding layer, said p-type transistor having a quiet voltage source connected to a body thereof; resistively coupling a n-type transistor within said transistor layer to said shielding layer; and capacitively coupling said shielding layer to said substrate layer, said capacitively coupled shielding layer reducing the noise transferred to said substrate layer of the chip.
- 23. The method according to claim 22, wherein said shielding step further comprises disposing said shielding layer between said substrate layer and said transistor layer of the chip.
- 24. The method according to claim 22, wherein said shielding step further comprises the step of disposing a deep N-well, which represent said shielding layer, between said substrate layer and said transistor layer of the chip.
- 25. The method according to claim 22, further comprising the step of coupling a noisy voltage source to a source of said n-type transistor.
- 26. The method according to claim 25, further comprising the step of producing approximately the same voltage levels from said noisy voltage source and said quiet voltage source.
- 27. The method according to claim 24, further comprising the step of coupling a noisy voltage source to a source of said p-type transistor and a body of said p-type transistor.
CROSS-REFERENCE TO RELATED APPLICATIONS/INCORPORATION BY REFERENCE
[0001] This application makes reference to, claims priority to and claims the benefit of U.S. Provisional Patent Application Serial No. 60/402,095 (filed on Aug. 7, 2002.
[0002] This application also makes reference to U.S. Pat. No. 6,424,194, U.S. application Ser. No. 09/540,243 filed on Mar. 31, 2000, U.S. Pat. No. 6,389,092, U.S. Pat. No. 6,340,899, U.S. application Ser. No. 09/919,636 filed on Jul. 31, 2001, U.S. application Ser. No. 09/860,284 filed on May 18, 2001, U.S. application Ser. No. 10/028,806 filed on Oct. 25, 2001, U.S. application Ser. No. 09/969,837 filed on Oct. 1, 2001, U.S. application Ser. No. 10/159,788 entitled “Phase Adjustment in High Speed CDR Using Current DAC” filed on May 30, 2002, U.S. application Ser. No. 10/179,735 entitled “Universal Single-Ended Parallel Bus; fka, Using 1.8V Power Supply in 0.13 MM CMOS” filed on Jun. 21, 2002, and U.S. application Ser. No. 60/402,090 entitled “System and Method for Implementing a Single Chip Having a Multiple Sub-layer PHY” filed on Aug. 7, 2002 with Attorney Docket No. 13906US01.
[0003] All of the above stated applications are incorporated herein by reference in their entirety.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60402095 |
Aug 2002 |
US |
|
60402090 |
Aug 2002 |
US |