Claims
- 1. A system for reducing noise in a chip, the system comprising:
a substrate layer integrated within the chip; a transistor layer integrated within the chip, which is shielded from said substrate layer by a shielding layer; at least one transistor of a first transistor type that couples said transistor layer to said shielding layer; and a quiet voltage source that is coupled to said at least one transistor of said first transistor type.
- 2. The system according to claim 1, further comprising at least one transistor of a second transistor type coupled to said shielding layer.
- 3. The system according to claim 2, wherein said at least one transistor of a second transistor type is a n-type transistor.
- 4. The system according to claim 2, wherein said at least one transistor of a second transistor type is disposed within said transistor layer.
- 5. The system according to claim 2, wherein said at least one transistor of a second transistor type is resistively coupled to said shielding layer.
- 6. The system according to claim 2, further comprising a first noisy voltage source coupled to said at least one transistor of a second transistor type.
- 7. The system according to claim 6, wherein said first noisy voltage source is coupled to a source of said at least one transistor of a second transistor type.
- 8. The system according to claim 1, wherein said at least one transistor of a first transistor type is a p-type.
- 9. The system according to claim 1, wherein said at least one transistor of a first transistor type is disposed within said transistor layer.
- 10. The system according to claim 1, wherein said at least one transistor of a first transistor type is capacitively coupled to said shielding layer.
- 11. The system according to claim 1, wherein said shielding layer is capacitively coupled to said substrate layer.
- 12. The system according to claim 1, wherein said shielding layer is disposed between said substrate layer and said transistor layer.
- 13. The system according to claim 1, wherein said shielding layer is a deep N-well.
- 14. The system according to claim 1, further comprising a second noisy voltage source coupled to said at least one transistor of a first transistor type.
- 15. The system according to claim 6, wherein said second noisy voltage source is coupled to a source of said at least one transistor of a first transistor type.
CROSS-REFERENCE TO RELATED APPLICATIONS/INCORPORATION BY REFERENCE
[0001] This application is a continuation of U.S. application Ser. No. 10/294,880 filed on Nov. 14, 2002, which makes reference to, claims priority to and claims the benefit of U.S. Provisional Patent Application Serial No. 60/402,095 filed on Aug. 7, 2002.
[0002] All of the above stated applications are incorporated herein by reference in their entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60402095 |
Aug 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10294880 |
Nov 2002 |
US |
Child |
10801260 |
Mar 2004 |
US |