Claims
- 1. A method of fabricating an integrated circuit in a semiconductor substrate, said semiconductor substrate having a trench, said method comprising:filling a portion of said trench with a thermally conducting material; and patterning a conductive contact to said thermally conducting material.
- 2. The method of claim 1, further comprising passivating sidewalls of said trench with a dielectric material prior to the step of filling a portion of said trench with a thermally conducting material.
- 3. The method of claim 1, wherein said thermally conducting material is selected from the group consisting of AlN, BN, SiC, polysilicon, and CVD diamond.
- 4. The method of claim 1, further comprising, after the step of filling a portion of said trench with said thermally conducting material, forming a transistor structure in an active area of said substrate, said transistor structure including a gate on said substrate and diffusion regions in said substrate adjacent said gate.
- 5. The method of claim 1, wherein said thermally conducting material is a first thermally conducting material, said method further comprising, after the step of patterning a contact to said first thermally conducting material, depositing a second thermally conducting material over said structure.
- 6. The method of claim 5, wherein said first thermally conducting material and said second thermally conducting material are comprised of the same material.
- 7. A method of fabricating an integrated circuit in a semiconductor substrate, said semiconductor substrate having a trench, said method comprising:filling a portion of said trench with a first thermally conducting material; patterning a contact to said first thermally conducting material, wherein said patterned contact has a top surface and a plurality of exposed side surfaces; after patterning a contact to said first thermally conducting material, forming a spacer portion of dielectric material adjacent to at least one of said exposed side portions; and after patterning a contact to said first thermally conducting material, depositing a second thermally conducting material over said structure.
- 8. A method of fabricating an integrated circuit in a semiconductor substrate, said semiconductor substrate having a trench, said method comprising:filling a portion of said trench with a thermally conducting non-electrical conducting material, wherein said thermally conducting non-electrical conducting material has a thermal conductivity greater than 1.8 W/cmK; and patterning a conductive contact to said thermally conducting non-electrical conducting material.
- 9. The method of claim 8, further comprising passivating sidewalls of said trench with a dielectric material prior to the step of filling a portion of said trench with a thermally conducting material.
Parent Case Info
This is a Divisional of application Ser. No. 08/829,860, filed Mar. 31, 1997, (now U.S. Pat. No. 6,222,254).
US Referenced Citations (39)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0 553 904 |
Jan 1993 |
EP |
0 751 567 |
Jan 1997 |
EP |
0 751 567 |
Nov 1999 |
EP |
2 246 471 |
Jan 1992 |
GB |
07086298 |
Mar 1995 |
JP |
Non-Patent Literature Citations (2)
Entry |
Shibahara et al., “Trench Isolation with V(Nabla)-Shaped Buried Oxide for 256Mega-Bit DRAMS”, 1992, IEDM, p. 275.* |
European Patent Office Search Report dated Feb. 13, 2001 (related to European Patent Application No. 98913144.6). |