Claims
- 1. A voltage tolerant circuit comprising:
a voltage detect module adapted to detect when a voltage is sufficient to switch bias conditions without violating maximum transistor operating conditions; and a comparator adapted to detect when a PAD voltage is greater than an IO power supply voltage.
- 2. The voltage tolerant circuit of claim 1, wherein said voltage detect module comprises a voltage detect device adapted to determine whether said PAD voltage is high or low.
- 3. The voltage tolerant circuit of claim 1, wherein said comparator comprises at least one device.
- 4. The voltage tolerant circuit of claim 1, wherein said comparator comprises two PMOS transistor devices.
- 5. The voltage tolerant circuit of claim 1, further comprising a tri-state module adapted to ensure that a PMOS transistor device will not turn on when said pad voltage exceeds said IO power supply voltage.
- 6. The voltage tolerant circuit of claim 5, wherein said tri-state module comprises at least one device.
- 7. The voltage tolerant circuit of claim 5, wherein said tri-state module comprises at least one PMOS transistor device.
- 8. The voltage tolerant circuit of claim 5, wherein said tri-state module comprises at least one NMOS transistor device.
- 9. The voltage tolerant circuit of claim 1, further comprising an overstress module.
- 10. The voltage tolerant circuit of claim 9, wherein said overstress module comprises at least one device.
- 11. The voltage tolerant circuit of claim 9, wherein said overstress module comprises three NMOS transistor devices.
- 12. The voltage tolerant circuit of claim 9, wherein said overstress module is further adapted to prevent at least one transistor device from being overstressed.
- 13. The voltage tolerant circuit of claim 12, wherein said overstress module prevents said overstress when a voltage of a floating well is greater than said PAD Voltage.
- 14. The voltage tolerant circuit of claim 12, wherein said overstress module prevents said overstress when a voltage of a floating well is greater than said IO Power Supply Voltage.
- 15. The voltage tolerant Circuit of claim 1, further comprising a switching transistor device adapted to switch between an intermediate power voltage and an IO power voltage.
- 16. The voltage tolerant circuit of claim 1, further comprising a transistor device adapted to decouple said PAD Voltage from at least one device in said comparator when said PAD voltage is less than a predetermined voltage.
- 17. The voltage tolerant circuit of claim 1, wherein said predetermined voltage comprises a voltage of a core power supply plus a threshold voltage of said voltage detect circuit.
- 18. A voltage tolerant circuit comprising:
a voltage detect module adapted to detect when a voltage is sufficient to switch bias conditions without violating maximum transistor operating conditions; a comparator adapted to detect when a PAD voltage is greater than an IO power supply voltage; a tri-state module adapted to ensure that a PMOS transistor device will not turn on when said pad voltage exceeds said IO power supply voltage; and an overstress module adapted to prevent overstress of at least one device in a comparator module.
- 19. An integrated circuit comprising:
core circuitry; a PAD device; and a voltage tolerant circuit coupled to said core circuitry and said PAD device, said voltage tolerant circuit comprising:
a voltage detect module adapted to detect when a voltage is sufficient to switch bias conditions without violating maximum transistor operating conditions; and a comparator adapted to detect when a PAD voltage is greater than an IO power supply voltage.
- 20. A method of operating an integrated circuit using a voltage tolerant circuit comprising:
a step of detecting when a voltage is sufficient to switch bias conditions without violating maximum transistor operating conditions using a voltage detect module of the voltage tolerant circuit; and a step of detecting when a PAD voltage is greater than an IO power supply voltage using a comparator of the voltage detect circuit.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] [This application is related to, and claims benefit of and priority from, Provisional Application No. 60/402,771 dated Aug. 12, 2002, (Attorney Docket No. 13580US01) titled “5 Volt Tolerant IO Scheme Using Low-Voltage Devices”, the complete subject matter of which is incorporated herein by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60402771 |
Aug 2002 |
US |