Claims
- 1. A frequency multiplier circuit for frequency-multiplying an a-c signal by a ratio of whole numbers wherein the absolute value of the numerator of said ratio is greater than the absolute value of the denominator of said ratio and greater than one comprising:
- a. means for providing an a-c signal;
- b. means for providing a clock-frequency-signal of frequency greater than said a-c signal, said clock-frequency-signal providing means having an output;
- c. means for receiving and dividing the frequency of said a-c signal by a first predetermined whole number greater than one said receiving and dividing means having an output;
- d. a differentiator circuit having an input and an output, said input being connected to said output of said means for receiving and dividing the frequency of said a-c signal by a first whole number greater than one;
- e. a clock gate curcuit having a clock-frequency-signal input, a second input and an output, said clock-frequency-signal input being connected to said output of said means for providing a clock-frequency-signal;
- f. a binary counter circuit having a first input, a second input, a first output, and a second output, said second input being connected to said output of said differentiator circuit, said first input being connected to said output of said clock gate circuit; and
- g. a flip-flop circuit having a first input, a second input, and an output, said first input being connected to said second output of said binary counter circuit, said second input being connected to said output of said differentiator circuit, said output of said flip-flop circuit being connected to said second input of said clock gate circuit, the signal on the output of said differentiator circuit resets said binary counter circuit and said flip-flop circuit, then said flip-flop circuit enables said clock gate circuit passing said clock frequency signal to said binary counter circuit, after counting a predetermined second whole number of cycles of said clock frequency signal, said second whole number being greater than one and greater than said first whole number, said binary counter circuit clocks said flip-flop circuit, causing said flip-flop circuit to inhibit said clock gate circuit until said differentiator circuit resets said binary counter circuit and said flip-flop circuit, whereby for every cycle of said frequency-divided a-c signal, said second whole number of cycles of said clock-frequency-signal appears on said binary counter circuit first output, said second whole number of cycles of said clock-frequency-signal appearing on said binary counter circuit first output being said ratio-of-whole-numbers, frequency multiplied, a-c signal.
Parent Case Info
This is a division of application Ser. No. 459,146 filed Apr. 8, 1974, now U.S. Pat. No. 3,882,303.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
| Parent |
459146 |
Apr 1974 |
|