Claims
- 1. A mask read only memory device for programming a given cell by an ion implantation of impurities, comprising:
- a substrate of a first conductivity type;
- a plurality of word lies disposed on the substrate and separated from each other by a given spacing, said plurality of word lines extending in a first direction; and
- a plurality of bit lines disposed directly beneath the surface of the substrate and formed by diffusion of impurities having a second conductivity type, said plurality of bit lines extending in a second direction perpendicular to said first direction; and
- first and second insulation layers formed respectively on the surface of said plurality of word lies in the order of even numbers or odd numbers, respectively, said first insulation layer having a thickness corresponding to the given spacing between adjacent word lines.
- 2. The mask read only memory device as claimed in claim 1, wherein said first insulation layer is either etched by an etchant different from said second insulation layer, or has different etch rate from said second insulation layer.
- 3. The mask read only memory device as claimed in claim 2, wherein said first insulation layer is an oxide layer, and said second insulation layer is a nitride layer.
- 4. The mask read only memory device as claimed in claim 2, wherein said first insulation layer comprises an oxide layer and a nitride layer, and said second insulation layer is one of an oxide layer and a nitride layer.
- 5. The mask read only memory device as claimed in claim 4, wherein said second insulation layer has a thickness at least two times greater than a thickness of said first insulation layer in case where said first insulation layer and said second insulation layer are formed with a same layer.
- 6. The mask read only memory device as claimed in claim 2, wherein said first insulation layer is a nitride layer, and said second insulation layer is an oxide layer.
- 7. The mask read only memory device as claimed in claim 1, wherein said first insulation layer is one of an oxide layer and a nitride layer, and said second insulation layer comprises an oxide layer and a nitride layer.
- 8. A logic mask ROM, comprising:
- a semiconductor substrate having a plurality of diffusion regions of a given impurity adjacent to a contact region and a field oxide region and extending in a first direction said plurality of diffusion regions being separated and spaced-apart from each other by a first equidistance;
- a gate oxide layer disposed on the surface of said semiconductor substrate;
- a plurality of word lines positioned on the surface of said gate oxide layer extending in a second direction, said plurality of word lines being separated and spaced-apart by a second equidistance, each word line having a width substantially proportional to said first equidistance between adjacent diffusion regions, and each diffusion region having a width substantially proportional to said second equidistance between adjacent word lines;
- a first insulation layer disposed on selected word lines of said plurality of word lines, said first insulation layer having a thickness directly proportional to said second equidistance between adjacent word lines;
- a second insulation layer disposed to insulate said plurality of word lines; and
- a conduction layer positioned on the surface of said second insulation layer extending in said first direction perpendicular to said plurality of word lines and connected to the contact region of said semiconductor substrate.
- 9. The logic mask ROM as claimed in claim 8, wherein said first insulation layer is a nitride layer having a thickness approximately from 1000-2000.ANG..
- 10. The logic mask ROM as claimed in claim 8, wherein said first insulation layer is comprises of one of a nitride layer, a thermal silicon oxide layer, a spin-on-glass oxide layer, a low temperature oxide layer, a polysilicon layer and a combination thereof.
- 11. The logic mask ROM as claimed in claim 8, wherein said gate oxide layer is fabricated by the steps of:
- depositing a pad oxide layer of a thickness approximately of 300.ANG. on the surface of the semiconductor substrate;
- depositing a nitride layer of a thickness approximately of 1500.ANG. on the surface of said pad oxide layer;
- performing ions implantation of boron having a dosage of 6.times.10.sup.13 ions/cm.sup.2 at an energy level of 300 KeV into the surface of the semiconductor substrate to form channel stop regions;
- removing both the pad oxide layer and the nitride layer;
- forming a sacrificial oxide layer of a thickness approximately of 300.ANG.;
- performing ions implantation of one of arsenic and phosphorous having a dosage of 6.times.10.sup.12 ions/cm.sup.2 at an energy level of 100 KeV into the surface of the semiconductor substrate to form channel stop regions;
- removing the sacrificial oxide layer; and
- forming said gate oxide layer of a thickness approximately of 250.ANG. by dry oxidation at a temperature of 950.degree. C. on the surface of said semiconductor substrate.
- 12. The logic mask ROM as claimed in claim 9, wherein said plurality of word lines being separated and spaced-apart by the second equidistance is fabricated by the steps of:
- depositing a first polysilicon layer having a sheet resistance less than 20.OMEGA./.quadrature. and a thickness approximately of 2000.ANG. on the surface of said gate oxide layer, said first polysilicon layer representing of said plurality of word lines;
- depositing a first oxide layer of a thickness approximately of 1000-2000.ANG. on the surface of said first polysilicon layer;
- depositing a second polysilicon layer having a sheet resistance less than 20.OMEGA./.quadrature. and a thickness approximately of 5000.ANG. on the surface of said first oxide layer
- etching the second polysilicon layer and the first oxide layer in a mask pattern to selectively expose the first polysilicon layer;
- depositing the nitride layer representative of said first insulation layer of a thickness approximately of 1000-2000.ANG. over the mask pattern covering the surface and sidewalls of the second polysilicon layer and the exposed first polysilicon layer; and
- consecutively etching the second polysilicon layer directly beneath the nitride layer deposited on the surface of the second polysilicon layer, and the first polysilicon layer directly beneath the nitride layer deposited on the sidewalls of the second polysilicon layer to form said plurality of word lines separated and spaced-apart by said second equidistance, wherein said second equidistance is directly proportional to the thickness of said nitride layer, and said nitride layer is alternatively formed on the surface of said plurality of word lines.
- 13. The logic mask ROM as claimed in claim 12, wherein said plurality of diffusion regions being separated and spaced-apart by the first equidistance is fabricated by performing ions implantation of one of arsenic and phosphorous having a dosage of 6.times.10.sup.15 ions/cm.sup.2 at an energy level of 40 KeV into the surface of the semiconductor substrate in between adjacent word lines.
- 14. The logic mask ROM as claimed in claim 12, further comprised the step of removing the first oxide layer on the alternate surface of said plurality of word lines for enabling selected word lines to program in an enhancement mode.
- 15. The logic mask ROM as claimed in claim 14, further comprised the step of performing ions implantation of boron having a dosage of 0.8.times.10.sup.13 -1.3.times.10.sup.13 ions/cm.sup.2 at an energy level of 65 KeV into the surface of the semiconductor substrate to form P-type channel stop regions.
- 16. The logic mask ROM as claimed in claim 8, wherein said second insulation layer is fabricated by flowing a low temperature oxide layer and a boro-phospho silicate glass layer in a nitrogen atmosphere at a temperature of 800.degree.-925.degree. C.
- 17. A logic mask ROM, comprising:
- a semiconductor substrate;
- a gate oxide layer disposed on the surface of said semiconductor substrate;
- a plurality of word lines positioned on the surface of said gate oxide layer extending in a first direction, said plurality of word lines being separated and spaced-apart by an equidistance;
- a first insulation layer disposed on the surface of one of an odd number and an even number of word lines of said plurality of word lines, said first insulation layer having a thickness directly proportional to said equidistance between adjacent word lines;
- a second insulation layer for insulating said plurality of word lines; and
- a conduction layer positioned on the surface of said second insulation layer extending in a second direction perpendicular to said plurality of word lines and connected to the contact region of said semiconductor substrate.
- 18. The logic mask ROM as claimed in claim 17, wherein said first insulation layer is a nitride layer having a thickness approximately 1000-3000.ANG..
- 19. The logic mask ROM as claimed in claim 18, wherein said gate oxide layer is fabricated by the steps of:
- depositing a pad oxide layer of a thickness approximately of 300.ANG. on the surface of the semiconductor substrate;
- depositing a photo-resist layer on the surface of said pad oxide layer;
- performing ions implantation of arsenic having a dosage of 6.times.10.sup.16 ions/cm.sup.2 at an energy level of 75 KeV into the surface of the semiconductor substrate to form source and drain regions;
- removing the photo-resist layer;
- performing ions implantation of boron having a dosage of 1.times.10.sup.12 ions/cm.sup.2 at an energy level of 30 KeV into the surface of the semiconductor substrate to adjust a threshold voltage;
- removing the pad oxide layer; and
- forming said gate oxide layer of a thickness approximately of 200.ANG. on the surface of the semiconductor substrate.
- 20. The logic mask ROM as claimed in claim 18, wherein said plurality of word lines being separated and spaced-apart by the equidistance is fabricated by the steps of:
- depositing a first polysilicon layer having a sheet resistance approximately of 20.OMEGA./.quadrature. and a thickness approximately of 4000.ANG. on the surface of said gate oxide layer, said first polysilicon layer representing of said plurality of word lines;
- depositing a first oxide layer of a thickness approximately of 7000.ANG. on the surface of said first polysilicon layer;
- etching the first oxide layer in a mask pattern to selectively expose the first polysilicon layer;
- depositing the nitride layer representative of said first insulation layer of a thickness approximately of 1000-3000.ANG. over the mask pattern covering the surface and sidewalls of the first oxide layer and the exposed first polysilicon layer; and
- consecutively dry etching the nitride layer deposited on the surface of the first oxide layer, and the first polysilicon layer directly beneath the nitride layer deposited on the sidewalls of the first oxide layer to form said plurality of word lines separated and spaced-apart by said second equidistance, wherein said second equidistance is directly proportional to the thickness of said nitride layer, and said nitride layer is alternatively formed on the surface of said plurality of word lines.
- 21. The logic mask ROM as claimed in claim 17, wherein said plurality of word lines being separated and spaced-apart by the equidistance is fabricated by the steps of:
- depositing a first polysilicon layer having a sheet resistance approximately of 20.OMEGA./.quadrature. and a thickness approximately of 200-400.ANG. on the surface of said gate oxide layer, said first polysilicon layer representing of said plurality of word lines;
- consecutively depositing a first nitride layer of a thickness approximately of 3000.ANG., a first nitride layer of a thickness approximately of 1000.ANG. and a second polysilicon layer of a thickness approximately of 4000.ANG. on the surface of said first polysilicon layer;
- etching the second polysilicon layer, the first nitride layer and the first oxide layer in a mask pattern to selectively expose the first polysilicon layer;
- depositing a second nitride layer representative of said first insulation layer of a thickness approximately of 200-500.ANG. over the mask pattern covering the surface and sidewalls of the second polysilicon layer, the first nitride layer and the first oxide layer, and the exposed first polysilicon layer; and
- consecutively etching the second polysilicon layer deposited on the surface of the first oxide layer, and the first polysilicon layer directly beneath the second nitride layer deposited on the sidewalls of the second polysilicon layer, the first nitride layer and the first oxide layer to form said plurality of word lines separated and spaced-apart by said equidistance, wherein said equidistance is directly proportional to the thickness of said second nitride layer, and said second nitride layer is alternatively formed on the surface of said plurality of word lines.
- 22. A memory device, comprising:
- a semiconductor substrate of a first conductivity type;
- a plurality of bit lines disposed directly beneath the surface of said semiconductor substrate and formed by diffusion of impurities having a second conductivity type, said plurality of bit lines extending in a first direction;
- a first insulation layer disposed on the surface of said semiconductor substrate;
- a plurality of word lines positioned on the surface of said first insulation layer extending in a second direction perpendicular to said first direction, said plurality of word lines being separated ad spaced-apart by a give distance; and
- a second insulation layer disposed on the surface of selected word lines of said plurality of word lines, said second insulation layer having a thickness corresponding to said given distance between adjacent word lines.
- 23. The logic mask ROM as claimed in claim 22, wherein said second insulation layer is a nitride layer having a thickness approximate from 1000-3000.ANG..
Priority Claims (2)
Number |
Date |
Country |
Kind |
90-20260 |
Dec 1990 |
KRX |
|
90-20261 |
Dec 1990 |
KRX |
|
Parent Case Info
This is a divisional application Ser. No. 07/792,590, filed Nov. 15, 1991 now U.S. Pat. No. 5,200,355.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4709351 |
Kaogaya |
Nov 1987 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
792590 |
Nov 1991 |
|