Claims
- 1. An electronic clock system for counting absolute time even in the presence of a disturbance which prevents electronic functioning of the system for a certain time interval, said system including:
- a master crystal-controlled oscillator whose crystal is adapted to continue to vibrate due to mechanical inertia for the duration of the time interval, and a series of count-down stages driven by said master oscillator and phase-locked to selected sub-multiples of the frequency of said master oscillator, each of said count-down stages including a binary counter driven by an input signal derived from a preceding stage;
- a crystal-controlled auxiliary oscillator whose crystal is adapted to continue to vibrate due to mechanical inertia for the duration of the time interval without loss of phase with respect to the crystal of said master oscillator;
- a phase-lock circuit intercoupling the counter to the auxiliary oscillator to phase-lock the auxiliary oscillator to a selected sub-multiple of the master oscillator frequency; and
- a reset circuit coupled to said auxiliary oscillator to cause said auxiliary oscillator to reset the counter in the event of said disturbance at the precise time said counter would normally be reset during normal operation of the system.
- 2. The system defined in claim 1, in which said auxiliary oscillator is directly connected to said counter to reset the counter at the proper instant in the event of said disturbance.
- 3. The system defined in claim 1, and which includes a mixer included in said reset circuit for heterodyning the output of said auxiliary oscillator with a reference frequency to produce a difference frequency for use in said reset circuit to reset the counter at the proper instant in the event of said disturbance.
- 4. The system defined in claim 1, in which said reset circuit includes circuitry responsive to the first positive-going edge of the input signal following a negative-going edge of the signal from the auxiliary crystal oscillator to reset said counter.
- 5. The system defined in claim 4, in which said reset circuit includes a pair of flip-flops.
- 6. The system defined in claim 3, in which said mixer is linear to at least one of the signals applied thereto, and is driven in phase-quadrature to the reference frequency.
- 7. The system defined in claim 6, in which said reference frequency comprises a pair of push-pull sinusoidal reference signals, and in which said mixer includes a switching means, and an exclusive-or gate responsive to said push-pull reference signals for producing an output signal for operating said switching means.
- 8. The system defined in claim 7, in which said mixer includes a low-pass filter for removing spurious signals from the output of the mixer.
- 9. The system defined in claim 8, in which said low pass filter has a resistance/capacitance constant selected to provide a 90.degree. phase shift for the difference frequency signal passed by the filter.
- 10. The system defined in claim 1, in which said master oscillator and said auxiliary oscillator each include a quartz crystal.
Government Interests
The United States Government has rights to the invention disclosed herein pursuant to Contract No. N00030-78-C-0100 awarded by the Department of the Navy.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4148184 |
Akahane et al. |
Apr 1979 |
|
4159622 |
Akahane |
Jul 1979 |
|
4244043 |
Fujita et al. |
Jan 1981 |
|