Claims
- 1. A drive system for an AC plasma display panel having pixel elements located by column (X) and row (Y) electrodes, X electrode driver means connected to the X electrodes and Y driver means connected to the Y electrodes and a source of N-bit word signals representing the amplitude of video signals for each pixel element located by the crossing of said X and Y electrodes and means for translating said N-bit word to driver signals for controlling the X and Y driver means to cause each pixel element to selectively emit light, a first voltage driver means connected between the output storage elements and said X electrode for supplying X axis control voltage to said column X electrodes, said first voltage driver means being dedicated solely to high speed pixel control which is logic ground based and a second voltage driver means connected between said output storage elements and said row (Y) electrodes for supplying Y axis control voltages to said row electrodes, said X axis control voltages being applied to said column (X) electrodes at selected times to selectively cancel said Y axis control voltage,wherein there are write, erase and sustain sequences for said pixels; and wherein said second voltage driver means supplies the row (Y) electrodes with all of the drive voltage for the non-selective write, erase, and sustain sequences, while the first voltage driver means applies axis as control voltage only to said column (X) electrodes at selected time to cancel, write or erase the Y axis drive control voltages.
- 2. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a digitizer for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video images.
- 3. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a digitizer for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video graphics.
- 4. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a digitizer for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video images and video graphics.
- 5. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a rescan converter for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video images.
- 6. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a rescan converter for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video graphics.
- 7. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a rescan converter for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video images and video graphics.
- 8. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a digitizer and a rescan converter for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video images.
- 9. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a digitizer and a rescan converter for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video graphics.
- 10. The drive system defined in claim 1, wherein said source of N-bit word signals representing the amplitudes of video signals for said pixel elements includes:a) an interface circuit comprising a digitizer and a rescan converter for receiving video signals from one of a selected plurality of video sources and producing, in digital form, pixel data, pixel clock, and horizontal and vertical synchronizing signals to selectively capture and resynchronize video images and graphics.
- 11. The drive system defined in claim 1, wherein the connection between said drive system and a source of said video signals is digitized video produced as a stream of N-bit pixel data bites, and associated pixel clock, and horizontal and vertical sychronizing signals.
- 12. The drive system defined in claim 1, wherein said source may include one or more of the group comprising a computer, camera, VCR, and TV receiver.
Parent Case Info
This is a continuation of application(s) Ser. No. 08/008,239 filed on Jan. 21, 1993 now U.S. Pat. No. 5,742,265, which is a continuation of Ser. No. 07/626,718, filed Dec. 17, 1990, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5742265 |
Stoller et al. |
Apr 1998 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/008239 |
Jan 1993 |
US |
Child |
09/003937 |
|
US |
Parent |
07/626718 |
Dec 1990 |
US |
Child |
08/008239 |
|
US |