This application claims the benefits of the Taiwan Patent Application Serial Number 100117702, filed on May 20, 2011, the subject matter of which is incorporated herein by reference.
1. Field of the Invention
The present invention relates to the technical field of filter devices and, more particularly, to an active and configurable filter device adapted for various specifications.
2. Description of Related Art
Typical receiver architectures can be divided into a single conversion with intermediate frequency (IF), a single conversion with low IF, a single conversion with zero IF, a dual conversion with IF, a dual conversion with low IF, and a dual conversion with zero IF. In the architectures of the single conversion with IF, the dual conversion with IF, and the dual conversion with low IF, an IF filter performs the frequency selection and filtering function. A surface acoustic wave (SAW) filter has the advantages of high quality factor (Q factor), low frequency offset, and low power consumption, but the SAW filter requires a special process and is difficult in integration into a single chip. Thus, a receiver is typically connected with an external SAW filter.
For replacing the SAW filter and integrating it into a single chip, an intermediate frequency (IF) filter can be designed as various types such as a resistor-capacitor filter (RC filter), a switch-capacitor filter (SC filter), and a transconductor-capacitor filter (Gm-C filter).
The RC filter is applied only for a KHz-order filter due to the limited bandwidth of an operational amplifier, and not suitable for an IF operation. For the SC filter, the parameters are set based on the capacitance ratio. In a CMOS process, the capacitance ratio can be controlled accurately. In this case, the SC filter can use the capacitance ratio to determine the filter characteristic without being easily affected by the process, but still it is not suitable for a filter over 10 MHz due to the high power consumption and the bandwidth of the operational amplifier.
The Gm-C filter uses one or more transconductance amplifiers and/or capacitors to simulate a resistive and inductive effect.
for Gm indicates the transconductance of the transconductance amplifier 210.
for C indicates the capacitance of the capacitor 310, G1 indicates the transconductance of the transconductance amplifier 320, and G2 indicates the transconductance of the transconductance amplifier 330.
For designing a Gm-C filter, the circuit of resistor-inductor-capacitor (RLC) filter has to be designed first.
The object of the present invention is to provide an active and configurable filter device adapted for various specifications, which can be applied in a receiver without using a SAW filter to save the cost and enable the filter to be integrated into a single chip easily thereby requiring only a smaller chip area. Also, the filter device has an adjustable gain, a central frequency and a bandwidth, and the signal to noise ratio (SNR) is increased due to no signal loss and having a positive gain.
To achieve the object, there is provided an active and configurable filter device, which includes: a first filter having a first quality factor for defining a bandwidth and central frequency of the filter device; a second filter connected to the first filter and having a second quality factor for using spectrums of the first filter and second filter to define a low bound frequency and sharpness of the bandwidth of the filter device; and a third filter connected to the second filter and having a third quality factor for using spectrums of the first filter and third filter to define an upper bound frequency and sharpness of the bandwidth of the filter device, wherein the first quality factor has a value in a range of 5 to 15, and the second quality factor and the third quality factor each have a value over 15.
Other objects, advantages, and novel features of the invention will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings.
The present invention relates to an active and configurable filter device adapted for various specifications, which can be applied in a receiver or an analog to digital converter (ADC).
The active and configurable filter device 500 includes a first filter 51-1, a second filter 51-2, and a third filter 51-3.
The first filter 51-1 has a first quality factor Q1 with a relative low value to roughly define the bandwidth BW and central frequency fc of the filter device 500. The second filter 51-2 is connected to the first filter 51-1 and has a second quality factor Q2 with a relative high value. The spectrums of the first and second filters 51-1, 51-2 precisely define a lower bound frequency fL and sharpness of the bandwidth of the filter device 500. The third filter 51-3 is connected to the second filter 51-2 and has a third quality factor Q3 with a relative high value in order to precisely define an upper bound frequency fH and sharpness of the bandwidth of the filter device 500. The first quality factor Q1 has a value in a range of 5 to 15, and the second quality factor Q2 and the third quality factor Q3 each have a value over 15.
Similarly, line 620 indicates the spectrum of the second filter 51-2, line 630 indicates the spectrum of the third filter 51-3, and line 600 indicates the spectrum of the filter device 500. The central frequency fc2 of the second filter 51-2 is smaller than the central frequency fc1 of the first filer 51-1, and the central frequency fc1 of the first filter 51-1 is smaller than the central frequency fc2 of the third filter 51-3. Since the second quality factor Q2 and the third quality factor Q3 each have a value over 15, the bandwidths are smaller with respect to that of the first filter 51-1.
As shown in
As shown in
The sources of the first and the second PMOS transistors 705 and 710 are connected to a high voltage Vdd. The gates of the first and the second PMOS transistors 705 and 710 are connected to a first bias voltage Vbias1.
The drain of the first PMOS transistor 705 is connected to one end of the first inductor 715, one end of the first variable capacitor 720, one end of the first variable resistor 725, and a drain of the first NMOS transistor 740. The drain of the second PMOS transistor 710 is connected to the other end of the first inductor 715, the other end of the first variable capacitor 720, the other end of the first variable resistor 725, and a drain of the second NMOS transistor 745.
The gates of the first and the second NMOS transistors 740 and 745 receive a differential voltage (Vinp, Vinn). The source of the first NMOS transistor 740 is connected to one end of the second variable resistor 730, and the source of the second NMOS transistor 745 is connected to one end of the third variable resistor 735. The other end of the second variable resistor 730 is connected to the other end of the third variable resistor 735 and a drain of the third NMOS transistor 750. The gate of the third NMOS transistor 750 is connected to a second bias voltage Vbias2, and the source of the third NMOS transistor 750 is connected to a low voltage Vss.
For each of the first, the second, and the third filters 51-1, 51-2, and 51-3, the first PMOS transistor 705, the second PMOS transistor 710, the first variable capacitor 720, the first variable resistor 725, the second variable resistor 730, the third variable resistor 735, the first NMOS transistor 740, the second NMOS transistor 745, and third NMOS transistor 750 are integrated into one integrated circuit (IC). The first inductor 715 can be disposed either outside or inside the IC, depending on the processing variation of the inductor.
It is noted that, in this embodiment, each of the first, the second, and the third filters 51-1, 51-2, and 51-3 has the same structure, but the values of the first variable capacitor 720, the first variable resistor 725, the second variable resistor 730, and the third variable resistor 735 are different in the filters 51-1, 51-2, and 51-3. Similarly, the first inductor 715 may have a different inductance with respect to each filter, so as to adjust the gains, central frequencies and bandwidths of the first, the second, and the third filters 51-1, 51-2, and 51-3.
For adjusting the gain of the filter device 500, the values of the second and third variable resistors 730, 735 of the filters 51-1, 52-2, 53-3 are concurrently adjusted to become large, so as to make the entire gain of the filter device 500 become small. Conversely, the entire gain of the filter device 500 becomes large when the values are adjusted to become small.
For adjusting the central frequency of the filter device 500 without changing the bandwidth, the first variable capacitors 720 of the filters 51-1, 51-2, 51-3 are concurrently adjusted so as to adjust the central frequency of the filter device 500. Namely, when the first variable capacitors 720 of the filters 51-1, 51-2, 51-3 are adjusted to become small, the central frequency fc of the filter device 500 shifts to a high frequency. Conversely, when the first variable capacitors 720 of the filters 1, 2, 3 are adjusted to become large, the central frequency fc of the filter device 500 shifts to a low frequency.
For adjusting the bandwidth of the filter device 500 without changing the central frequency, the first variable capacitor 720 of the second filter 51-2 is adjusted to become small in order to shift the central frequency fc2 of the second filter 51-2 to a high frequency, and the first variable capacitor 720 of the third filter 51-3 is adjusted to become large in order to shift the central frequency fc3 of the third filter 51-3 to a low frequency, thereby generating the entire effect of reducing the bandwidth of the filter device 500 without changing the central frequency. Conversely, the first variable capacitor 720 of the second filter 51-2 is adjusted to become large in order to shift the central frequency fc2 of the second filter 51-2 to a low frequency, and the first variable capacitor 720 of the third filter 51-3 is adjusted to become small in order to shift the central frequency fc3 of the third filter 51-3 to a high frequency, thereby generating the entire effect of increasing the bandwidth of the filter device 500 without changing the central frequency.
As shown in
The first, the second, and the third filters 51-1, 51-2, and 51-3 have a structure regarded as source degeneration. Accordingly, the gain of the first filter 51-1 is a resistance ratio of its first variable resistor 725 to second variable resistor 730, the gain of the second filter 51-2 is a resistance ratio of its first variable resistor 725 to second variable resistor 730, and the gain of the third filter 51-3 is a resistance ratio of its first variable resistor 725 to second variable resistor 730.
The bandwidth BW1 and central frequency fc1 of the first filter 51-1 is determined from the first inductor 715, the first variable capacitor 720, and the first variable resistor 725 of the first filter 51-1. The bandwidth BW2 and central frequency fc2 of the second filter 51-2 is determined from the first inductor 715, the first variable capacitor 720, and the first variable resistor 725 of the second filter 51-2. The bandwidth BW3 and central frequency fc3 of the third filter 51-3 is determined from the first inductor 715, the first variable capacitor 720, and the first variable resistor 725 of the third filter 51-3.
In each of the first filter 51-1, the second filter 51-2, and the third filter 51-3, the first variable capacitor 720 is a capacitor bank, and the first variable resistor 725, the second variable resistor 730, and the third variable resistor 735 are a resistor bank.
The N switches 830 of each capacitor selection device 810 are each an NMOS transistor with a gate connected to the capacitor bank controller 840.
In this embodiment, the capacitors of each capacitor selection device 810 can be a base-emitter junction capacitor, a MOSFET capacitor, or a poly-poly capacitor. In other embodiments, the capacitors of each capacitor selection device 810 can be a metal-insulator-metal (MIM) capacitor.
As shown in
(CParacitic+B[1]×CB1+B[2]×CB2+B[3]×CB3+B[4]×CB4+B[5]×CB5),
where CParacitic indicates parasitic capacitance, CB1, CB2, CB3, CB4 and CB5 are the capacitances of the capacitor selection devices 810, and B[1], B[2], B[3], B[4], or B[5], represented by B[i], indicates a control signal outputted from the capacitor bank controller 840 to the capacitor bank. CB5 is the capacitance of the capacitor selection device 810 corresponding to the control signal B[5]. When B[i]=0, it indicates that the corresponding NMOS transistor is turned off, and the capacitor is at a floating state, without the capacitance effect. When B[i]=1, it indicates that the corresponding NMOS transistor is turned on, and the capacitor is grounded to generate the capacitance effect. The capacitor bank controller 840 can output a control signal to adjust the capacitance of the first variable capacitor 720. As shown in
In view of the foregoing, it is known that the active and configurable filter device 500 of the present invention has the advantages as follows:
1. There is no insertion loss, and the gain is adjustable with low noise.
2. The parameters of the filter device are adjustable, wherein the parameters include: adjustable gain; adjustable bandwidth; and adjustable central frequency.
3. The filter device can be integrated into a single chip easily and requires an area smaller than the Gm-C filter in the prior art.
4. The SAW filter can be eliminated, so as to reduce the cost.
Since the invention has the aforementioned advantages, it can be adapted for any wireless receiver system, an analog audio system, and an analog video system.
Although the present invention has been explained in relation to its preferred embodiment, it is to be understood that many other possible modifications and variations can be made without departing from the spirit and scope of the invention as hereinafter claimed.
Number | Date | Country | Kind |
---|---|---|---|
100117702 | May 2011 | TW | national |