The organization and manner of the structure and operation of the invention, together with further objects and advantages thereof, may best be understood by reference to the following description, taken in connection with the accompanying drawings, wherein like reference numerals identify like elements in which:
Preferred embodiments of the present invention will be explained hereinafter with reference to the accompanying drawings.
As shown in
In this case, the primary all-pass type 90° phase-advanced stage 3 is constituted of discrete elements: a transistor 3(1), a series capacitor 3(2), a series resistor 3(3), a collector resistor 3(4), an emitter resistor 3(5), a base bias resistor 3(6) and a coupling capacitor 3(7). And the transistor 3(1) has a collector connected to the output end 3o of the primary all-pass type 90° phase-advanced stage 3 through the series resistor 3(3) and connected to the DC power supply 6 through the collector resistor 3(4), an emitter connected to the output end 3o of the primary all-pass type 90° phase-advanced stage 3 through the series capacitor 3(2) and connected to ground through the emitter resistor 3(5), and a base connected to the input end 3i of the primary all-pass type 90° phase-advanced stage 3 through the coupling capacitor 3(7) and connected to the DC power supply 6 through the base bias resistor 3(6).
The phase inversion amplifying stage 4 is constituted of a grounded-emitter transistor 4(1) and a collector load resistor 4(2). The grounded-emitter transistor 4(1) has a collector connected to the signal feedback path 5 through the output end 4o and connected to the DC power supply 6 through the collector load resistor 4(2), an emitter directly connected to ground and a base connected to the input end 4i of the phase inversion amplifying stage 4. Incidentally, the grounded-emitter transistor 4(1) shares the collector resistor 3(4) and series resistor 3(3) of the primary all-pass type 90° phase-advanced stage 3 for its base bias resistance.
In the primary all-pass type 90° phase-advanced stage 3, the resistance value of the collector resistor 3(4) and the resistance value of the emitter resistor 3(5) are selected so as to be equal to each other. Signal gain between the input end 3i and the output end 3o is set so as to become 1. In the phase inversion amplifying stage 4, the resistance value of the collector load resistor 4(2) of the grounded-emitter transistor 4(1) is selected so as to assume a resistance value extremely lower than the normal resistance value, e.g., a resistance value in the neighborhood of, for example, 1Ω. According to the resistance value, signal gain between the input end 4i and the output end 40 is set to 1. Therefore, the signal gain from the input end 3i of the primary all-pass type 90° phase-advanced stage 3 to the output end 4o of the phase inversion amplifying stage 4 is also set to 1.
The active capacitor based on the above constitution is operated as follows:
When a high-frequency signal is supplied between the pair of input terminals 1(1) and 1(2), the high-frequency signal is supplied to the input end 3i of the primary all-pass type 90° phase-advanced stage 3 through the coupling capacitor 2. At this time, the primary all-pass type 90° phase-advanced stage 3 forms a 90° phase-advanced signal phase-advanced by 90° with respect to the input high-frequency signal at the output end 3o in the form of the same signal level (signal gain 1) as the input high-frequency signal by means of a collector-emitter signal dividing circuit constituted of the transistor 3(1) and the collector resistor 3(4) and emitter resistor 3(5) each having the same resistance value and a phase-advanced circuit constituted of the series capacitor 3(2) and the series resistor 3(3). Thereafter, the 90° phase-advanced signal is supplied to the phase inversion amplifying stage 4 subsequent to the primary all-pass type 90° phase-advanced stage 3. The phase inversion amplifying stage 4 phase-inversion amplifies the 90° phase-advanced signal at the same signal level (signal gain 1) by means of the grounded-emitter transistor 4(1) and thereby forms a 90° phase-delayed signal at the collector. The 90° phase-delayed signal is supplied from the output end 4o to the input end 3i of the primary all-pass type 90° phase-advanced stage 3 and the input terminal 1(1) at the same signal level as the level of the input high-frequency signal through the signal feedback path 5. With the provision of such constituting means, the inside of the circuit leads to a signal state equivalent to the flow of the 90° phase-advanced signal into the input terminal 1(1) when the inside thereof is viewed from the input terminal 1(1). Thus, an equivalent capacitor is formed between the input terminals 1(1) and 1(2).
The background to the formation of the active capacitor (equivalent capacitor) between the input terminals 1(1) and 1(2) will be explained below in combination with equations.
A high-frequency signal current that flows into the input terminal 1(1) flows through both the collector load resistor 4(2) and an internal resistance (collector-emitter path or passage) of the grounded-emitter transistor 4(1) via the output end 4o of the phase inversion amplifying stage 4. Since, at this time, the resistance value of the collector load resistor 4(2) is set to the extremely small resistance value, e.g., the resistance value in the neighborhood of 1Ω such that the signal gain between the input end 3i of the primary all-pass type 90° phase-advanced stage 3 and the output end 40 of the phase inversion amplifying stage 4 becomes 1, the relationship that the resistance value of the collector load resistor 4(2) becomes extremely smaller than the internal resistance of the grounded-emitter transistor 4(1) is established. Thus, the majority of the high-frequency signal current having flowed into the input terminal 1(1) flows through the collector load resistor 4(2).
In the primary all-pass type 90° phase-advanced stage 3, the signal transfer function H1(s) is expressed in the following equation (1) as well known when the high-frequency signal gain is 1:
In the above equation (1), s indicates a Laplace transformer, and C0 and R0 respectively indicate the capacitance value of the series capacitor 3(2) and the resistance value of the series resistor 3(3) both of which constitute the phase-advanced circuit.
In the phase inversion amplifying stage 4 of the following stage, the signal transfer function between the input end 3i of the primary all-pass type 90° phase-advanced stage 3 and the output end 4o of the phase inversion amplifying stage 4 results in one obtained by phase-inverting the signal transfer function H1(s) expressed in the equation (1) when the high-frequency signal gain is 1.
At this time, the primary all-pass type 90° phase-advanced stage 3 generates a 90° phase-advanced signal phase-advanced by 90° with respect to the input signal at a frequency at which R0=(1/ωC0) in the equation (1). When the 90° phase-advanced signal is supplied to the phase inversion amplifying stage 4 of the following stage and phase-inversion amplified by the phase inversion amplifying stage 4, its output signal becomes a 90° phase-delayed signal. When the 90° phase-delayed signal is supplied to the input terminal 1(1) through the signal feedback path 5, the input signal current is brought into a sucked state by the 90° phase-delayed signal. If, however, this is viewed toward the inside of the active capacitor from the input terminal 1(1), then a high-frequency signal current phase-advanced by 90° with respect to a high-frequency signal voltage supplied to the input terminal 1(1) flows.
Assuming now that the high-frequency signal voltage applied to the input terminal 1(1) is e, the resistance value of the collector load resistor 4(2) of the phase inversion amplifying stage 4 is R4, and the current flowing through the collector load resistor 4(2) is i, the current i is expressed in the following equation (2):
Determining the input impedance (e/i) of the active capacitor as viewed from the input terminal 1(1) from the equation (2) yields the following equation (3) by transformation of the equation (2):
As expressed in the equation (3), the thus-obtained active capacitor (equivalent capacitor) is brought to a combined capacitance value indicated by the sum of (R4/2sC0R0) indicative of a capacitor component and (R4/2) indicative of a small or micro resistive component.
Next,
The phase inversion amplifying stage 4 according to the second embodiment includes a base bias resistor 4(3) and a coupling capacitor 4(4) in addition to the provision of a grounded-emitter transistor 4(1) and a collector resistor 4(2) having an extremely small resistance value. The phase inversion amplifying stage 4 functionally performs the same function as that of the phase inversion amplifying stage 4 according to the first embodiment. The base bias resistor 4(3) is connected between the base of the grounded-emitter transistor 4(1) and a DC power supply 6. The coupling capacitor 4(4) is connected between the base of the grounded-emitter transistor 4(1) and an input end 4i.
Since the operation of the active capacitor according to the second embodiment is almost the same as that of the active capacitor according to the first embodiment, further explanations about the operation of the active capacitor according to the second embodiment are omitted. Assuming that even in this case, a high-frequency signal voltage applied to an input terminal 1(1) is e, the inductance value of the series inductor 3(8) of the primary all-pass type 90° phase-advanced stage 3 is L0, the resistance value of the series resistor 3(9) is R0, the resistance value of the collector load resistor 4(2) of the phase inversion amplifying stage 4 is R4, and the current flowing through the collector load resistor 4(2) is i, its input impedance (e/i) is given as expressed in the following equation (4):
As expressed in the equation (4), the thus-obtained active capacitor (equivalent capacitor) is brought to a combined capacitance value indicated by the sum of (L0R4/2sR0) indicative of an equivalent capacitor component and (R4/2) indicative of a small or micro resistive component.
Next,
The phase inversion amplifying stage 7 according to the third embodiment includes a grounded-emitter transistor 7(1) and a collector load resistor 7(2) and is identical in configuration to the phase inversion amplifying stage 4 according to the first embodiment except that the resistance value of the collector load resistor 7(2) is set to a value higher than the resistance value of the collector load resistor 4(2) according to the first embodiment. The function of the phase inversion amplifying stage 7 is also approximately the same as in the phase inversion amplifying stage 4 except that the signal gain is greater than or equal to 1. The inphase amplifying stage 8 according to the third embodiment includes an emitter follower transistor 8(1), an emitter load resistor 8(2) having a resistance value considerably lower than the normal resistance value, e.g., a resistance value in the neighborhood of 1Ω, a base bias resistor 8(3) and a coupling capacitor 8(4). The emitter follower transistor 8(1) has an emitter connected to ground through the emitter load resistor 8(2) and connected to the signal feedback path 5 through the output end 8o, a collector directly connected to a DC power supply 6, and a base connected to the DC power supply 6 through the base bias resistor 8(3) and connected to an input end 8i through the coupling capacitor 8(4).
In the third embodiment, the resistance value of the collector load resistor 7(2) and the resistance value of the emitter load resistor 8(2) are respectively selected to thereby set the total signal gain of the phase inversion amplifying stage 7 and the inphase amplifying stage 8 to 1 and set the resistance value of the emitter load resistor 8(2) of the inphase amplifying stage 8 to the value in the neighborhood of 1Ω, whereby the active capacitor is caused to have the same function as the phase inversion amplifying stage 4 according to the first embodiment by virtue of the phase inversion amplifying stage 7 and the inphase amplifying stage 8. Since the operation of the active capacitor according to the third embodiment is also almost the same as the operation of the active capacitor according to the first embodiment, further explanations about the operation of the active capacitor according to the third embodiment are omitted.
In a manner similar to the above case in the third embodiment, the thus-obtained active capacitor (equivalent capacitor) is brought to a combined capacitance value indicated by the sum of (R8/2sC0R0) indicative of a capacitor component and (R8/2) indicative of a small or micro resistive component assuming that the capacitance value of a series capacitor 3(2) of a primary all-pass type 90° phase-advanced stage 3 is C0, the resistance value of a series resistor 3(3) is R0 and the resistance value of the emitter load resistor 8(2) of the inphase amplifying stage 8 is R8.
Subsequently,
In this case, the primary all-pass type 90° phase-delayed stage 9 is constituted of discrete elements: a transistor 9(1), a series capacitor 9(2), a series resistor 9(3), a collector resistor 9(4), an emitter resistor 9(5), a base bias resistor 9(6) and a coupling capacitor 9(7). The transistor 9(1) has a collector connected to an output end 9o of the primary all-pass type 90° phase-delayed stage 9 through the series capacitor 9(2) and connected to a DC power supply 6 through the collector resistor 9(4), an emitter connected to the output end 9o of the primary all-pass type 90° phase-delayed stage 9 through the series capacitor 9(3) and connected to ground through the emitter resistor 9(5), and a base connected to an input end 9i of the primary all-pass type 90° phase-delayed stage 9 through the coupling capacitor 9(7) and connected to the DC power supply 6 through the base bias resistor 9(6).
The first phase inversion amplifying stage 10 includes a grounded-emitter transistor 10(1), a collector load resistor 10(2), a base bias resistor 10(3) and a coupling capacitor 10(4). The grounded-emitter transistor 10(1) has a collector connected to an output end 10o and connected to the DC power supply 6 through the collector load resistor 10(2), an emitter connected to ground and a base connected to the DC power supply 6 through the base bias resistor 10(3) and connected to an input end 10i through the coupling capacitor 10(4).
Further, the second phase inversion amplifying stage 11 includes a grounded-emitter transistor 11(1), a collector load resistor 11(2), a base bias resistor 11(3) and a coupling capacitor 11(4). The grounded-emitter transistor 11(1) has a collector connected to a signal feedback path 5 through an output end 11o and connected to the DC power supply 6 through the collector load resistor 11(2), an emitter connected to ground and a base connected to the DC power supply 6 through the base bias resistor 11(3) and connected to an input end 11i through the coupling capacitor 10(4).
In the active capacitor according to the fourth embodiment, the resistance value of the collector load resistor 10(2) of the first phase inversion amplifying stage 10 and the resistance value of the collector load resistor 11(2) of the second phase inversion amplifying stage 11 are set as follows. First, the resistance value of the collector load resistor 11(2) of the second phase inversion amplifying stage 11 is set to a resistance value extremely lower than the normal resistance value, e.g., a resistance value in the neighborhood of 1Ω. Thereafter, the resistance value of the collector load resistor 10(2) of the first phase inversion amplifying stage 10 is set to such a resistance value that the total signal gain of the first phase inversion amplifying stage 10 and the second phase inversion amplifying stage 11 is brought to 1.
The active capacitor according to the fourth embodiment produces a 90° phase-delayed signal at the output end 9o of the primary all-pass type 90° phase-delayed stage 9 using the primary all-pass type 90° phase-delayed stage 9 in place of the primary all-pass type 90° phase-advanced stage 3. Thus, the active capacitor phase-inversion amplifies the 90° phase-delayed signal twice through the first phase inversion amplifying stage 10 and the second phase inversion amplifying stage 11 and outputs the amplified 900 phase-delayed signal to the output end 11o of the second phase inversion amplifying stage 11. Since the basic operation of the active capacitor is identical to the operations of the active capacitors according to the first through third embodiments as already stated, further explanations about the operation of the active capacitor according to the fourth embodiment are omitted.
In the active capacitor according to the fourth embodiment, the 90° phase-delayed signal obtained by the primary all-pass type 90° phase-delayed stage 9 is phase-inversion amplified at a signal gain of 1 by the first phase inversion amplifying stage 10 and the second phase inversion amplifying stage 11. Since the resistance value of the collector load resistor 10(2) is adjusted and set as well as the adjustment and setting of the resistance value of the collector load resistor 11(2) upon setting the signal gain 1, the degree of freedom for the setting of the resistance value of the collector load resistor 11(2) of the second phase inversion amplifying stage 11 becomes relatively high, so that the resistance value R11 of the collector load resistor 11(2) can be set to a considerably low value. Therefore, (R11/2) indicative of a micro or small resistive component of the obtained active capacitor (equivalent capacitor) can be made smaller, thus making it possible to obtain a combined capacitance value less reduced in micro resistive component.
Subsequently,
That is, the active capacitor according to the fifth embodiment is one wherein the primary all-pass type 90° phase-delayed stage 9 is connected to the output side of the first phase inversion amplifying stage 10 and the second phase inversion amplifying stage 11 is connected to the output side of the primary all-pass type 90° phase-delayed stage 9. The respective configurations of the first phase inversion amplifying stage 10, the primary all-pass type 90° phase-delayed stage 9 and the second phase inversion amplifying stage 11 are identical to the configurations of the first phase inversion amplifying stage 10, the primary all-pass type 90° phase-delayed stage 9 and the second phase inversion amplifying stage 11 according to the fourth embodiment. The operation of the active capacitor according to the fifth embodiment is slightly different from the operation of the active capacitor according to the fourth embodiment that the high-frequency signal is 90° phase-delayed and thereafter phase-inversion amplified, in that the high-frequency signal is phase-inversion amplified prior to being 90° phase-delayed. However, the active capacitor according to the fifth embodiment is identical in basic operation to the active capacitor according to the fourth embodiment. Therefore, further explanations about the operation of the active capacitor according to the fifth embodiment are omitted.
Incidentally, even in the active capacitor according to the fifth embodiment, the high-frequency signal is phase-inversion amplified at a signal gain of 1 by the first phase inversion amplifying stage 10 and the second phase inversion amplifying stage 11 in a manner similar to the active capacitor according to the fourth embodiment. Since the resistance value of a collector load resistor 10(2) is adjusted and set as well as the adjustment and setting of the resistance value of a collector load resistor 11(2) upon setting the signal gain 1, the degree of freedom for the setting of the resistance value of the collector load resistor 11(2) of the second phase inversion amplifying stage 11 becomes relatively high, so that the resistance value R11 of the collector load resistor 11(2) can be set to a considerably low value. Consequently, (R11/2) indicative of a micro or small resistive component of the obtained active capacitor (equivalent capacitor) can be made smaller, thus making it possible to obtain a combined capacitance value less reduced in micro resistive component.
Next,
That is, the primary all-pass type 90° phase-delayed stage 12 according to the sixth embodiment comprises discrete elements: a grounded-emitter transistor 12(1), a series inductor 12(2), a series resistor 12(3), a collector resistor 12(4), a DC blocking capacitor 12(5), a base bias resistor 12(6) and a coupling capacitor 12(7). The transistor 12(1) has a collector connected to an output end 12o of the primary all-pass type 90° phase-delayed stage 12 through the series resistor 12(3) and connected to a DC power supply 6 through the collector resistor 12(4), an emitter directly connected to ground and a base connected to the output end 12o through the DC blocking capacitor 12(5) and the series inductor 12(2) and connected to the DC power supply 6 through the base bias resistor 12(6), and further connected to an input end 12i through the coupling capacitor 12(7).
The primary all-pass type 90° phase-delayed stage 12 makes use of the grounded-emitter transistor 12(1) of which the collector and base are connected with the series inductor 12(2) and series resistor 12(3) that constitute a phase-delayed circuit, thereby making it possible to output a 90° phase-delayed signal obtained by 90° phase-delaying an input high-frequency signal from the output of the phase-delayed circuit. The function of the primary all-pass type 90° phase-delayed stage 12 is almost identical to the function of the primary all-pass type 90° phase-delayed stage 9 according to the fourth or fifth embodiment. Since the basic operation of the active capacitor according to the sixth embodiment is identical to the operation of the active capacitor according to the fifth embodiment, further explanations about the operation of the active capacitor according to the sixth embodiment are omitted.
Even in the active capacitor according to the sixth embodiment, the high-frequency signal is phase-inversion amplified at a signal gain of 1 by a first phase inversion amplifying stage 10 and a second phase inversion amplifying stage 11 in a manner similar to the active capacitor according to the fourth or fifth embodiment. Since the resistance value of a collector load resistor 10(2) is adjusted and set as well as the adjustment and setting of the resistance value of a collector load resistor 11(2) upon setting the signal gain 1, the degree of freedom for the setting of the resistance value of the collector load resistor 11(2) of the second phase inversion amplifying stage 11 becomes relatively high, so that the resistance value R11 of the collector load resistor 11(2) can be set to a considerably low value. Consequently, (R11/2) indicative of a micro or small resistive component of the obtained active capacitor (equivalent capacitor) can be made smaller, thus making it possible to obtain a combined capacitance value less reduced in micro resistive component.
In any of the active capacitors according to the first through sixth embodiments, each of the resistance values R0 of the series resistors 3(3), 9(3) and 12(3) respectively used in the phase-advanced circuit of the primary all-pass type 90° phase-advanced stage 3 and the phase-delayed circuits of the primary all-pass type 90° phase-delayed stages 9 and 12 is contained in the obtained capacitor component. Therefore, if each of the series resistors 3(3), 9(3) and 12(3) is constituted by a variable resistor, it is then possible to cause the active capacitor to function as a variable capacitor in which a capacitance value proportional to a change in the resistance value R0 can be obtained by changing the resistance value R0 under the control of the variable resistor.
While the preferred forms of the present invention have been described, it is to be understood that modifications will be apparent to those skilled in the art without departing from the spirit of the invention. The scope of the invention is to be determined solely by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
2006-128349 | May 2006 | JP | national |