Claims
- 1. An active load circuit for a logic output circuit, which has a true output, a complementary output, and external reference line and a reference supply voltage line, said active load circuit comprising:
- a first transistor having a collector connected to said true output, an emitter connected to said reference supply voltage line, and a base;
- a second transistor having a collector connected to said complementary output, an emitter connected to said reference supply voltage line, and a base;
- a bias circuit having an output coupled to said bases of said first and second transistors and said external reference line and having an input connected to said reference supply voltage line, said bias circuit supplying bias current to said first and second transistors;
- a first charge coupling element connected between and for coupling charge between said base of said first transistor and said complementary output lead; and
- a second charge coupling element connected between and for coupling charge between said base of said second transistor and said true output lead.
- 2. The active load circuit of claim 1 in which said charge coupling elements are capacitors.
- 3. The active load circuit of claim 1 in which said bias circuit includes a current source supplying current and connected between said first and second leads and a diode connected transistor connected in said second lead.
- 4. The active load circuit of claim 1 in which said bias circuit includes a first resistor connecting said base of said first transistor to said first lead and a second resistor connecting said base of said second transistor to said first lead.
- 5. The active load circuit of claim 4 in which said charge coupling elements are capacitors and said resistors and capacitors being selected to furnish a time constant in the range of 0.5 to 2.0 nanoseconds.
- 6. The active load circuit of claim 1 in which said logic output circuit passes a quiescent current and said active load circuit passes a quiescent current through said first and second transistors and said bias circuit in the range of 1/10 to 1/100 of the logic output circuit quiescent current.
- 7. The active load circuit of claim 1 in which said logic output circuit includes a pair of differential transistors each having emitters connected together and coupled to said reference supply voltage line by a current source, said pair of differential transistors each having collectors, said logic output circuit further including a true and a complementary output transistor respectively connected between a collector of said pair of differential transistors and said true and complementary output leads.
- 8. The active load circuit of claim 1 in which said reference supply voltage line is a negative supply voltage line.
- 9. The active load circuit of claim 1 in which said bias circuit includes a diode connected transistor selected to supply bias current to said first and second transistors that biases said first and second transistors on but close to cut off.
- 10. An active load circuit for a logic output circuit, which has at least a true output lead, a complementary output lead, an external reference line and a reference supply voltage line, said active load circuit comprising:
- at least one load transistor having a collector connected to one of said output leads, an emitter connected to said reference supply line, and a base;
- a bias circuit having an output connected to said at least one load transistor and to said external reference line, and an input connected to said reference supply voltage line, said bias circuit supplying bias current to said at least one load transistor sufficient to bias on said at least one load transistor but with a bias current close to cut off; and
- a capacitor connected between the base of said at least one load transistor and the other of said output leads.
- 11. The active load circuit of claim 10 in which there are two load transistors, each having an emitter connected to said reference supply voltage line.
- 12. The active load circuit of claim 10 in which said bias circuit includes a current source supplying current, a diode connected transistor connected between said current source and said reference supply voltage line, and an isolating resistor connected between said current source and said base of said at least one load transistor.
- 13. The active load circuit of claim 10 in which said reference supply voltage line is a negative supply voltage line.
- 14. The active load circuit of claim 10 in which said logic output circuit includes a pair of differential transistors each having emitters connected together and coupled to said reference supply voltage line by a current source, said pair of differential transistors each having collectors, said logic output circuit further including a true and a complementary output transistor respectively connected between a collector of said pair of differential transistors and said true and complementary output leads.
Parent Case Info
This application is a continuation, of application Ser. No. 07,302,063, filed 01/24/89 which is a continuation of Ser. No. 07,073,665 filed 07/15/87; both now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0072314 |
Apr 1985 |
JPX |
1067590 |
Jan 1984 |
SUX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
302063 |
Jan 1989 |
|
Parent |
73665 |
Jul 1987 |
|