Claims
- 1. An active matrix board comprising:
- a plurality of pixel electrodes disposed in a matrix fashion on an insulating substrate;
- a plurality of lower scan lines disposed on the insulating substrate in a parallel manner between the pixel electrodes, each lower scan line being formed from a low resistivity material and comprising a plurality of discontinuous segments, each segment corresponding to each pixel electrode;
- a plurality of upper scan lines disposed continuously over the lower scan lines, each upper scan line being formed from an anodizable metal and having a width wider than that of the lower scan line;
- a plurality of lower addition capacity lines disposed on the insulating substrate in a parallel manner between the pixel electrodes, each lower addition capacity line being formed from a lower resistivity material and comprising a plurality of discontinuous segments, each segment corresponding to each pixel electrode;
- a plurality of upper addition capacity lines disposed continuously over the lower addition capacity lines, each upper addition capacity line being formed from an anodizable metal and having a width wider than that of the lower addition capacity line;
- a plurality of anodized films formed by the anodization of the upper scan lines and the upper addition capacity lines;
- an insulating layer disposed over the anodized films; and
- a plurality of source lines disposed in a parallel manner so as to be perpendicular to the lower scan lines and the lower addition capacity lines, each source line being formed over the anodized film such that the discontinuity of the lower scan lines and lower addition capacity lines can prevent the upper lines from a breakdown caused by erosion spreading.
- 2. An active matrix board according to claim 1, wherein each of said lower addition capacity lines and each of lower scan lines are made of same material having a low resistivity such as Mo and Al.
- 3. A method of forming an active matrix board, the method comprising:
- forming a plurality of parallel lower scan lines on an insulating substrate, each lower scan line being formed from a low resistivity material and comprising a plurality of discontinuously disposed segments;
- forming a plurality of parallel lower addition capacity lines on the insulating substrate, the lower addition capacity lines being parallel to the lower scan lines, each lower addition capacity line being formed from a low resistivity material and comprising a plurality of discontinuously disposed segments;
- using an anodizable metal to form an upper scan line which is continuously disposed over the lower scan line;
- using an anodizable metal to form an upper addition capacity line which is continuously disposed over the lower addition capacity line;
- anodizing the upper scan line and the upper addition capacity line to form an anodized film thereover;
- providing an insulating layer over the anodized film; and
- forming a source line over the anodized film, the source line being perpendicular to the lower scan line and the lower addition capacity line, the source line being formed over the anodized film has been inserted, whereby an erosion from spreading during etching is prevented because of the discontinuity of the lower scan lines and lower addition capacity lines.
- 4. The method of claim 3, wherein the upper scan line and the upper addition capacity line are formed from a Ta metal.
Priority Claims (4)
Number |
Date |
Country |
Kind |
1-174823 |
Jul 1989 |
JPX |
|
1-174824 |
Jul 1989 |
JPX |
|
1-174825 |
Jul 1989 |
JPX |
|
1-209402 |
Aug 1989 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/545,956, filed Jul. 2, 1990, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0318224 |
May 1989 |
EPX |
0100415 |
Jun 1984 |
JPX |
0033529 |
Feb 1989 |
JPX |
0231024 |
Sep 1989 |
JPX |
2008304 |
May 1979 |
GBX |
Non-Patent Literature Citations (3)
Entry |
Proc. 1988 International Display Research Conference IEEE New York 1988, pp. 155-158, US; E. Takeda et al.: "An amorphous Si TFT array with TaOx/SiNx double layered insulator for liquid crystal displays". |
SID 88 Digest 1988, pp. 310-313, SID. Los Angeles, US; M. Katayama et al., "High-Resolution Full-Color LCDs Addressed by Double-Layered Gate-Insulator a-Si TFTs"--1988. |
Patent Abstracts of Japan vol. 13, No. 212 (P-873) (3560), May 18, 1989; JP-A-0129821 (NEC) Jan. 31, 1989. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
545956 |
Jul 1990 |
|