Claims
- 1. A method of operating an active matrix display device, said active matrix display device comprising:at least a first section, a second section, a third section and a fourth section; said first section including: a first plurality of pixel thin film transistors configured in a matrix form; a first plurality of pixel electrodes each being connected to each of the first plurality of pixel thin film transistors; a first plurality of source lines each being connected to a source region of each of the first-plurality of pixel thin film transistors; a first plurality of gate lines each being connected to a gate electrode of each of the first plurality of pixel thin film transistors; a first source line driver circuit being connected to the first plurality of source lines; a first gate line driver circuit being connected to the first plurality of gate lines; wherein the first source line driver circuit is operated so that the first-plurality of source lines are driven in a first driving direction; wherein the first gate line driver circuit is operated so that the first plurality of gate lines are scanned in a first scanning direction, said second section including: a second plurality of pixel thin film transistors configured in a matrix form; a second plurality of pixel electrodes each being connected to each of the second plurality of pixel thin film transistors; a second plurality of source lines each being connected to a source region of each of the second plurality of pixel thin film transistors; a second plurality of gate lines each being connected to a gate electrode of each of the second plurality of pixel thin film transistors; a second source line driver circuit being connected to the second plurality of source lines; a second gate line driver circuit being connected to the second plurality of gate lines; wherein the second source line driver circuit is operated t so that the second plurality of source lines are driven in a second driving direction; wherein the second gate line driver circuit is operated so that the second plurality of gate lines are scanned in a second scanning direction; said third section including: a third plurality of pixel thin film transistors configured in a matrix form; a third plurality of pixel electrodes each being connected to each of the third plurality of pixel thin film transistors; a third plurality of source lines each being connected to a source region of each of the third plurality of pixel thin film transistors; a third plurality of gate lines each being connected to a gate electrode of each of the third plurality of pixel thin film transistors; a third source line driver circuit being connected to the third plurality of source lines; a third gate line driver circuit being connected to the third plurality of gate lines; wherein the third source line driver circuit is operated so that the third plurality of source lines are driven in a third driving direction; wherein the third gate line driver circuit is operated so that the third plurality of gate lines are scanned in a third scanning direction; said fourth section including: a fourth plurality of pixel thin film transistors configured in a matrix form; a fourth plurality of pixel electrodes each being connected to each of the fourth plurality of pixel thin film transistors; a fourth plurality of source lines each being connected to a source region of each of the fourth plurality of pixel thin film transistors; a fourth plurality of gate lines each being connected to a gate electrode of each of the fourth plurality of pixel thin film transistors; a fourth source line driver circuit being connected to the fourth plurality of source lines; a fourth gate line driver circuit being connected to the fourth plurality of gate lines; wherein the fourth source line driver circuit is operated so that the fourth plurality of source lines are driven in a fourth driving direction; wherein the fourth gate line driver circuit is operated so that the fourth plurality of gate lines are scanned in a fourth scanning direction; said method comprising the step of: displaying at the first, second, third and fourth sections at a same time to draw one full image, wherein at least two of the first, second, third, and fourth driving directions are opposite from each other at a same time, wherein at least two of the first, second, third and fourth scanning directions are opposite from each other at a same time.
- 2. A method according to claim 1,wherein the active matrix display device further comprises at least an FIFO memory corresponding to each of the first, second, third and fourth sections.
- 3. A method according to claim 1,wherein each of the first, second, third and fourth source line driver circuits comprises a shift register and a sampling circuit, said sampling circuit sampling inputted image signals in response to outputs of the shift register and supplying the sampled signals into the first, second, third and fourth pluralities of source lines.
- 4. A method of operating an active matrix display device, said active matrix display device comprising:a substrate; at least a first section, a second section, a third section and a fourth section; said first section including: a first plurality of pixel thin film transistors configured in a matrix form, each of the first plurality of pixel thin film transistors being formed over the substrate; a first plurality of pixel electrodes each being connected to each of the first plurality of pixel thin film transistors; a first plurality of source lines each being connected to a source region of each of the first plurality of pixel thin film transistors; a first plurality of gate lines each being connected to a gate electrode of each of the first plurality of pixel thin film transistors; a first source line driver circuit being connected to the first plurality of source lines; a first gate line driver circuit being connected to the first plurality of gate lines; wherein the,first source line driver circuit is operated so that the first plurality of source lines are driven in a first driving direction; wherein the first gate line driver circuit is operated-so that the first plurality of gate lines are scanned in a first scanning direction, said second section including: a second plurality of pixel thin film transistors configured in a matrix form, each of the second plurality of pixel thin film transistors being formed over the substrate; a second plurality of pixel electrodes each being connected to each of the second plurality of pixel thin film transistors; a second plurality of source lines each being connected to a source region of each of the second plurality of pixel thin film transistors; a second plurality of gate lines each being connected to a gate electrode of each of the second plurality of pixel thin film transistors; a second source line driver circuit being connected to the second plurality of source lines; a second gate line driver circuit being connected to the second plurality of gate lines; wherein the second source line driver circuit is operated so that the second plurality of source lines are driven in a second driving direction; wherein the second gate line driver circuit is operated so that the second plurality of gate lines are scanned in a second scanning direction; said third section including: a third plurality of pixel thin film transistors configured in a matrix form, each of the third plurality of pixel thin film transistors being formed over the substrate; a third plurality of pixel electrodes each being connected to each of the third plurality of pixel thin film transistors; a third plurality of source lines each being connected to a source region of each of the third plurality of pixel thin film transistors; a third plurality of gate lines each being connected to a gate electrode of each of the third plurality of pixel thin film transistors; a third source line driver circuit being connected to the third plurality of source lines; a third gate line driver circuit being connected to the third plurality of gate lines; wherein the third source line driver circuit is operated so that the third plurality of source lines are driven in a third driving direction; wherein the third gate line driver circuit is operated so that the third plurality of gate lines are scanned in a third scanning direction; said fourth section including: a fourth plurality of pixel thin film transistors configured in a matrix form, each of the fourth plurality of pixel thin film transistors being formed over the substrate; a fourth plurality of pixel electrodes each being connected to each of the fourth plurality of pixel thin film transistors; a fourth plurality of source lines each being connected to a source region of each of the fourth plurality of pixel thin film transistors; a fourth plurality of gate lines each being connected to a gate electrode of each-of the fourth plurality of pixel thin film transistors; a fourth source line driver circuit being connected to the fourth plurality of source lines; a fourth gate line driver circuit being connected to the fourth plurality of gate lines; wherein the fourth source line driver circuit is operated so that the fourth plurality of source lines are driven in a fourth driving direction; wherein the fourth gate line driver circuit is operated so that the fourth plurality of gate lines are scanned in a fourth scanning direction; said method comprising the step of: displaying at the first, second, third and fourth sections at a same time to draw one full image, wherein at least two of the first, second, third and fourth driving directions are opposite from each other at a same time, wherein at least two of the first, second, third and fourth scanning directions are opposite from each other at a same time.
- 5. A method according to claim 4,wherein the active matrix display device further comprises at least an FIFO memory corresponding to each of the first, second, third and fourth sections.
- 6. A method according to claim 4,wherein each of the first, second, third and fourth source line driver circuits comprises a shift register and a sampling circuit, said sampling circuit sampling inputted image signals in response to outputs of the shift register and supplying the sampled signals into the first, second, third and fourth pluralities of source lines.
- 7. A method of operating an active matrix display device, said active matrix display device comprising:at least a first section, a second section, a third section and a fourth section; said first section including: a first plurality of pixel thin film-transistors configured in a matrix form; a first plurality of pixel electrodes each being connected to each of the first plurality of pixel thin film transistors; a first plurality of source lines each being connected to a source region of each of the first plurality of pixel thin film transistors; a first plurality of gate lines each being connected to a gate electrode of each of the first plurality of pixel thin film transistors; a first source line driver circuit being connected to the first plurality of source lines, said first source line driver circuit including a first plurality of source line driver thin film transistor; a first gate line driver circuit being connected to the first plurality of gate lines, said first gate line driver circuit including a first plurality of gate line driver thin film transistor; wherein the first source line driver circuit is operated so that the first plurality of source lines are driven in a first driving direction; wherein the first gate line driver circuit is operated so that the first plurality of gate lines are scanned in a first scanning direction, said second section including: a second plurality of pixel thin film transistors configured in a matrix form; a second plurality of pixel electrodes each being connected to each of the second plurality of pixel thin film transistors; a second plurality of source lines each being connected to a source region of each of the second plurality of pixel thin film transistors; a second plurality of gate lines each being connected to a gate electrode of each of the second plurality of pixel thin film transistors; a second source line driver circuit being connected to the second plurality of-source lines, said second source line driver circuit including a second plurality of source line driver thin film transistor; a second gate line driver circuit being connected to the second plurality of gate lines, said second gate line driver circuit including a second plurality of gate line driver thin film transistor; wherein the second source line driver circuit is operated so that the second plurality of source lines are driven in a second driving direction; wherein the second gate line driver circuit is operated so that the second plurality of gate lines are scanned in a second scanning direction; said third section including: a third plurality of pixel thin film transistors configured in a matrix form; a third plurality of pixel electrodes each being connected to each of the third plurality of pixel thin film transistors; a third plurality of source lines each being connected to a source region of each of the third plurality of pixel thin film transistors; a third plurality of gate lines each being connected to a gate electrode of each of the third plurality of pixel thin film transistors; a third source line driver circuit being connected to the third plurality of source lines, said third source line driver circuit including a third plurality of source line driver thin film transistor; a third gate line driver circuit being connected to the third plurality of gate lines, said third gate line driver circuit including a third plurality of gate line driver thin film transistor; wherein the third source line driver circuit is operated so that the third plurality of source lines are driven in a third driving direction; wherein the third gate line driver circuit is operated so that the third plurality of gate lines are scanned in a third scanning direction; said fourth section including: a fourth plurality of pixel thin film transistors configured in a matrix form; a fourth plurality of pixel electrodes each being connected to each of the fourth plurality of pixel thin film transistors; a fourth plurality of source lines each being connected to a source region of each of the fourth plurality of pixel thin film transistors; a fourth plurality of gate lines each being connected to a gate electrode of each of the fourth plurality of pixel thin film transistors; a fourth source line driver circuit being connected to the fourth plurality of source lines, said fourth source line driver circuit including a fourth plurality of source line driver thin film transistor; a fourth gate line driver circuit being connected to the fourth plurality of gate lines, said fourth gate line driver circuit including a fourth plurality of gate line driver thin film transistor; wherein the fourth source line driver circuit is operated so that the fourth plurality of source lines are driven in a fourth driving direction; wherein the fourth gate line driver circuit is operated so that the fourth plurality of gate lines are scanned in a fourth scanning direction; said method comprising the step of: displaying at the first, second, third and fourth sections at a same time to draw one full image, wherein at least two of the first, second, third and fourth driving directions are opposite from each other at a same time, wherein at least two of the first, second, third and fourth scanning directions are opposite from each other at a same time.
- 8. A method according to claim 7,wherein the active matrix display device further comprises at least an FIFO memory corresponding to each of the first, second, third and fourth sections.
- 9. A method according to claim, 7,wherein each of the first, second, third and fourth source line driver circuits comprises a shift register and a sampling circuit, said sampling circuit sampling inputted image signals in response to outputs of the shift register and supplying the sampled signals into the first, second, third and fourth pluralities of source lines.
- 10. A method according to claim 7,wherein each of the first, second, third and fourth pluralities of source and gate line driver circuit thin film transistors is one selected from the group consisting of a p-type thin film transistor, an n-type thin film transistor and a complementary thin film transistor.
- 11. A method of operating an active matrix display device, said active matric display device comprising:a substrate; at least a first section, a second section, a third section and a fourth section; said first section including: a first plurality of pixel thin film transistors configured in a matrix form, each of the first plurality of pixel thin film transistors being formed over the substrate; a first plurality of pixel electrodes each being connected to each of the first plurality of pixel thin film transistors; a first plurality of source lines each being connected to a source region of each of the first plurality of pixel thin film transistors; a first plurality of gate lines each being connected to a gate electrode of each of the first plurality of pixel thin film transistors; a first source line driver circuit being connected to the first plurality of source lines, said first source line driver circuit including a first plurality of source line driver thin film transistor, wherein each-of the first plurality of source line driver thin film transistors is formed over the substrate; a first gate line driver circuit being connected to the first plurality of gate lines, said first gate line driver circuit including a first plurality of gate line driver thin film transistor, wherein each of the first plurality of gate line driver thin film transistors is formed over the substrate; wherein the first source line driver circuit is operated so that the first plurality of source lines are driven in a first driving direction; wherein the first gate line driver circuit is operated so that the first plurality of gate lines are scanned in a first scanning direction, said second-section including: a second plurality of pixel thin film-transistors configured in a matrix form, each of the second plurality of pixel thin film transistors being formed over-the substrate; a second plurality of pixel electrodes each being connected to each of the second plurality of pixel thin film transistors; a second plurality of source lines each being connected to a source region of each of the second plurality of pixel thin film transistors; a second plurality of gate lines each being connected to a gate electrode of each of the second plurality of pixel thin film transistors; a second source line driver circuit being connected to the second plurality of source lines, said second source line driver circuit including a second plurality of source line driver thin film transistor, wherein each of the second plurality of source line driver thin film transistors is formed over the substrate; a second gate line driver circuit being connected to the second plurality of gate lines, said second gate line driver circuit including a second plurality of gate line driver thin film transistor, wherein each of the second plurality of gate line driver thin film transistors is formed over the substrate; wherein the second source line driver circuit is operated so that the second plurality of source lines are driven in a second-driving direction; wherein the second gate line driver circuit is operated so that the second plurality of gate lines are scanned in a second scanning direction; said third section including: a third plurality of pixel thin film transistors configured in a matrix form, each of the third plurality of pixel thin film transistors being formed over the substrate; a third plurality of pixel electrodes each being connected to each of the third plurality of pixel thin film transistors; a third plurality of source lines each being connected to a source region of each of the third plurality of pixel thin film transistors; a third plurality of gate lines each being connected to a gate electrode of each of the third plurality of pixel thin film transistors; a third source line driver circuit being connected to the third plurality of source lines, said third source line driver circuit including a-third plurality of source line driver thin film transistor, wherein each of the third plurality of source line driver thin film transistors is formed over the substrate; a third gate line driver circuit being connected to the third plurality of gate lines, said third gate line driver circuit including a third plurality of gate line driver thin film transistor, wherein each of the third plurality of gate line driver thin film transistors is formed over the substrate; wherein the third source line driver circuit is operated so that the third plurality of source lines are driven in a third driving direction; wherein the third gate line driver circuit is operated so that the third plurality of gate lines are scanned in a third scanning direction; said fourth section including: a fourth plurality of pixel thin film transistors configured in a matrix form, each of the fourth plurality of pixel thin film transistors being formed over the substrate; a fourth plurality of pixel electrodes each being connected to each of the fourth plurality of pixel thin film transistors; a fourth plurality of source lines-each being connected to a source region of each of the fourth plurality of pixel thin film transistors; a fourth plurality of gate lines each being connected to a gate electrode of each of the fourth plurality of pixel thin film transistors; a fourth source line driver circuit being connected to the fourth plurality of source lines, said fourth source line driver circuit including a fourth plurality of source line driver thin film transistor, wherein each of the fourth plurality of source line driver thin film transistors is formed over the substrate; a fourth gate line driver circuit being connected to the fourth plurality of gate lines, said fourth gate line driver circuit including a fourth plurality of gate line driver thin film transistor, wherein each of the fourth plurality of gate line driver thin film transistors is formed over the substrate; wherein the fourth source line driver circuit is operated so that the fourth plurality of source lines are driven in a fourth driving direction; wherein the fourth gate line driver circuit is operated so that the fourth plurality of gate lines are scanned in a fourth scanning direction; said method comprising the step of: displaying at the first, second, third-and fourth sections at a same time to draw one full image, wherein at least two of the first, second, third and fourth driving directions are opposite from each other, wherein at least two of the first, second, third and fourth scanning directions are opposite from each other at a same time.
- 12. A method according to claim 11,wherein the active matrix display device further comprises at least an FIFO memory corresponding to each of the first, second, third and fourth sections.
- 13. A method according to claim 11,wherein each of the first, second, third and fourth source line driver circuits comprises a shift register and a sampling circuit, said sampling circuit sampling inputted image signals in response to outputs of the shift register and supplying the sampled signals into the first, second, third and fourth pluralities of source lines.
- 14. A device according to claim 11,wherein each of the first, second, third and fourth pluralities of source and gate line driver circuit thin film transistors is one selected from the group consisting of a p-type thin film transistor, an n-type thin film transistor and a complementary thin film transistor.
- 15. A method of operating an active matrix display device,said active matrix display device comprising: at least a first section, a second section, a third section and a fourth section; said first section including: a first plurality of pixel thin film transistors configured in a matrix form; a first plurality of pixel electrodes each being connected to each of the first plurality of pixel thin film transistors; a first plurality of source lines each being connected to a source region of each of the first plurality of pixel thin film transistors; a first plurality of gate lines each being connected to a gate electrode of each of the first plurality of pixel thin film transistors; a first source line driver circuit being connected to the first plurality of source lines; a first gate line driver circuit being connected to the first plurality of gate lines; wherein the first source line driver circuit is operated so that the first plurality of source lines are driven in a first driving direction; wherein the first gate line driver circuit is operated so that the first plurality of gate lines are scanned in a first scanning direction, said second section including: a second plurality of pixel thin film transistors configured in a matrix form; a second plurality of pixel electrodes each being connected to each of the second plurality of pixel thin film transistors; a second plurality of source lines each being connected to a source-region of each of the second plurality of pixel thin film transistors; a second plurality of gate lines each being connected to a gate electrode of each of the second plurality of pixel thin film transistors; a second source line driver circuit being connected to the second plurality of source lines; a second gate line driver circuit being connected to the second plurality of gate lines,; wherein the second source line driver circuit is operated so that the second plurality of source lines are driven in a second driving direction; wherein the second gate line driver circuit is operated so that the second plurality of gate lines are scanned in a second, scanning direction; said third section including: a third plurality of pixel thin film transistors configured in a matrix form; a third plurality of pixel electrodes each being connected to each of the third plurality of pixel thin film transistors; a third plurality of source lines each being connected to a source region of each of the third plurality of pixel thin film transistors; a third plurality of gate lines each being connected to a gate electrode of each of the third plurality of pixel thin film transistors; a third source line driver circuit being connected to the third plurality of source lines; a third gate line driver circuit being connected to the third plurality of gate lines; wherein the third source line driver-circuit is operated so that the third plurality of source lines are driven in a third driving direction; wherein the third gate line driver circuit is operated so that the third plurality of gate lines are scanned in a third scanning direction; said fourth section including: a fourth plurality of pixel thin film transistors configured in a matrix form; a fourth plurality of pixel electrodes each being connected to each of the fourth plurality of pixel thin film transistors; a fourth plurality of source lines each being connected to a source region of each of the fourth plurality of pixel thin film transistors; a fourth plurality of gate lines each being connected to a gate electrode of each of the fourth plurality of pixel thin film transistors; a fourth source line driver circuit being connected to the fourth plurality of source lines; a fourth gate line driver circuit being connected to the fourth plurality of gate lines; wherein the fourth source line driver circuit is operated so that the fourth plurality of source lines are driven in a fourth driving direction; wherein the fourth gate line driver circuit is operated so that the fourth plurality of gate lines are scanned in a fourth scanning direction; said method comprising the step of: displaying at the first, second, third and fourth sections at a same time to draw one full image, wherein at least two of the first, second, third, and fourth driving directions are same at a same time, wherein at least two of the first, second, third and fourth scanning directions are same at a same time.
- 16. A method according to claim 15,wherein the active matrix display device further comprises at least an FIFO memory corresponding to each of the first, second, third and fourth sections.
- 17. A method according to claim 15,wherein each of the first, second, third and fourth source line driver circuits comprises a shift register and a sampling circuit, said sampling circuit sampling inputted image signals in response to outputs of the shift register and supplying the sampled signals into the first, second, third and fourth pluralities of source lines.
- 18. A method of operating an active matrix display device, said active matrix display device comprising:a substrate; at least a first section, a second section, a third section and a fourth section; said first section including: a first plurality of pixel thin film transistors configured in a matrix form, each of the first plurality of pixel thin film transistors being formed over the substrate; a first plurality of pixel electrodes each being connected to each of the first plurality of pixel thin film transistors; a first plurality of source lines each being connected to a source region of each of the first plurality of pixel thin film transistors; a first plurality of gate lines each being connected to a gate electrode of each of the first plurality of pixel thin film transistors; a first source line driver circuit being connected to the first plurality of source lines; a first gate line driver circuit being connected to the first plurality of gate lines; wherein the first source line driver circuit is operated so that the first plurality of source lines are driven in a first driving direction; wherein the first gate line driver circuit is operated so that the first plurality of gate lines are scanned in a first scanning direction, said second section including: a second plurality of pixel thin film transistors configured in a matrix form, each of the second plurality of pixel thin film transistors being formed over the substrate; second plurality of pixel electrodes each being connected to each of the second plurality of pixel thin film transistors; a second plurality of source lines each being connected to a source region of each of the second plurality of pixel thin film transistors; a second plurality of gate lines each being connected to a gate electrode of each of the second plurality of pixel thin film transistors; a second source line driver circuit being connected to the second plurality of source lines; a second gate line driver circuit being connected to the second plurality of gate lines; wherein the second source line driver circuit is operated so that the second plurality of source lines are driven in a second driving direction; wherein the second gate line driver circuit is operated so that the second plurality of gate lines are scanned in a second scanning direction; said third section including: a third plurality of pixel thin film transistors configured in a matrix form, each of the third plurality of pixel thin film transistors being formed over the substrate; a third plurality of pixel electrodes each being connected to each of the third plurality of pixel thin film transistors; a third plurality of source lines each being connected to a source region of each of the third plurality of pixel thin film transistors; a third plurality of gate lines each being connected to a gate electrode of each of the third plurality of pixel thin film transistors; a third source line driver circuit being connected to the third plurality of source lines; a third gate line driver circuit being connected to the third plurality of gate lines; wherein the third source line driver circuit is operated so that the third plurality of source lines are driven in a third driving direction; wherein the third gate line driver circuit is operated so that the third plurality of gate lines are scanned in a third scanning direction; said fourth section including: a fourth plurality of pixel thin film transistors configured in a matrix form, each of the fourth plurality of pixel thin film transistors being formed over the substrate; a fourth plurality of pixel electrodes each being connected to each of the fourth plurality of pixel thin film transistors; a fourth plurality of source lines each being connected to a source region of each of the fourth plurality of pixel thin film transistors; a fourth plurality of gate lines each being connected to a gate electrode of each of the fourth plurality of pixel thin film transistors; a fourth source line driver circuit being connected to the fourth plurality of source lines; a fourth gate line driver circuit being connected to the fourth plurality of gate lines; wherein the fourth source line driver circuit is operated so that the fourth plurality of source lines are driven in a fourth driving direction; wherein the fourth gate line driver circuit is operated so that the fourth plurality of gate lines are scanned in a fourth scanning direction; said method comprising the step of: displaying at the first, second, third and fourth sections at a same time to draw one full image, wherein at least two of the first, second, third and fourth driving directions are same at a same time, wherein at least two of the first, second, third and fourth scanning directions are same at a same time.
- 19. A method according to claim 18,wherein the active matrix display device further comprises at least an FIFO memory corresponding to each of the first, second, third and fourth sections.
- 20. A method according to claim 18,wherein each of the first, second, third and fourth source line driver circuits comprises a shift register and a sampling circuit, said sampling circuit sampling inputted image signals in response to outputs of the shift register and supplying the sampled signals into the first, second, third and fourth pluralities of source lines.
- 21. A method of operating an active matrix display device, said active matrix display device comprising:at least a first section, a second section, a third section and a fourth section; said first section including: a first plurality of pixel thin film transistors configured in a matrix form; a first plurality of pixel electrodes each being connected to each of the first plurality of pixel thin film transistors; a first plurality of source lines each being connected to a source region of each of the first plurality of pixel thin film transistors; a first plurality of gate lines each being connected to a gate electrode of each of the first plurality of pixel, thin film transistors; a first source line driver circuit being connected to the first plurality of source lines, said first source line driver circuit including a first plurality of source line driver thin film transistor; a first gate line driver circuit being connected to the first plurality of gate lines, said first gate line driver circuit including a first plurality of gate line driver thin film transistor; wherein the first source line driver circuit is operated so that the first plurality of source lines are driven in a first driving direction; wherein the first gate: line driver circuit is operated so that the first plurality of gate lines are scanned in a first scanning direction, said second section including: a second plurality of pixel thin film transistors configured in a matrix form; a second plurality of pixel electrodes each being connected to each of the second plurality of pixel thin film transistors; a second plurality of source lines each being connected to a source region of each of the second plurality of pixel thin film transistors; a second plurality of gate lines each being connected to a gate electrode of each of the second plurality of pixel thin film transistors; a second source line driver circuit being connected to the second plurality of source lines, said second source line driver circuit including a second plurality of source line driver thin film transistor; a second gate line driver circuit being connected to the second plurality of gate lines, said second gate line driver circuit including a second plurality of gate line driver thin film transistor; wherein the second source line driver circuit is operated so that the second plurality of source lines are driven in a second driving direction; wherein the second gate line driver circuit is operated so that the second plurality of gate lines are scanned in a second scanning direction;, said third section including: a third plurality of pixel thin film transistors configured in a matrix form; a third plurality of pixel electrodes each being connected to each of the third plurality of pixel thin film transistors; a third plurality of source lines each being connected to a source region of each of the third plurality of pixel thin film transistors; a third plurality of gate lines each being connected to a gate electrode of each of the third plurality of pixel thin film transistors; a third source line driver circuit being connected to the third plurality of source lines, said third source line driver circuit including a third plurality of source line driver thin film transistor; a third gate line driver circuit being connected to the third plurality of gate lines, said third gate line driver circuit including a third plurality of gate line driver thin film transistor; wherein the third-source line driver circuit is operated so that the third plurality of source lines are driven in a third driving direction; wherein the third gate line driver circuit is operated so that the third plurality of gate lines are scanned in a third scanning direction; said fourth section including: a fourth plurality of pixel thin film transistors configured in a matrix form; a fourth plurality of pixel electrodes each being connected to each of the fourth plurality of pixel thin film transistors; a fourth plurality of source lines each being connected to a source region of each of the fourth plurality of pixel thin film transistors; a fourth plurality of gate lines each being connected to a gate electrode of each of the fourth plurality of pixel thin film transistors; a fourth source line driver circuit being connected to the fourth plurality of source lines, said fourth source line driver circuit including a fourth plurality of source line driver thin film transistor; a fourth gate line driver circuit being connected to the fourth plurality of gate lines, said fourth gate line driver circuit including a fourth plurality of gate line driver thin film transistor; wherein the fourth source line driver circuit is operated so that the fourth plurality of source lines are driven in a fourth driving direction; wherein the fourth gate line driver circuit is operated so that the fourth plurality of gate lines are scanned in a fourth scanning direction; said method comprising the step of: displaying at the first, second, third and fourth sections at a same time to draw one full image, wherein at least two of the first, second, third and fourth driving directions are same at a same time, wherein at least two of the first, second, third and fourth scanning directions are same at a same time.
- 22. A method according to claim 21,wherein the active matrix display device further comprises at least an FIFO memory corresponding to each of the first, second, third and fourth sections.
- 23. A method according to claim 21,wherein each of the first, second, third and fourth source line driver circuits comprises a shift register and a sampling circuit, said sampling circuit sampling inputted image signals in response to outputs of the shift register and supplying the sampled signals into the first, second, third and fourth pluralities of source lines.
- 24. A method according to claim 21,wherein each of the first, second, third and fourth pluralities of source and, gate line driver circuit thin film transistors is one selected from the group consisting of a p-type thin film transistor, an n-type thin film transistor and a complementary thin film transistor.
- 25. A method of operating an active matrix display device, said active matrix display device comprising: a substrate;at least a first section, a second section, a third section and a fourth section; said first section including: a first plurality, of pixel thin film transistors configured in a matrix form, each of the first plurality of pixel thin film transistors being formed over the substrate; a first plurality of pixel electrodes each being connected to each of the first plurality of pixel thin film transistors; a first plurality of source lines each being connected to a source region of each of the first plurality of pixel thin film transistors; a first plurality of gate lines each being connected to a gate electrode of each of the first plurality of pixel thin film transistors; a first source line driver circuit being connected to the first plurality of source lines, said first source line driver circuit including a first plurality of source line driver thin film transistor, wherein each of the first plurality of source line driver thin film transistors is formed over the substrate; a first gate line driver circuit being connected to the first plurality of gate lines, said first gate line driver circuit including a first plurality of gate line driver thin film transistor, wherein each of the first plurality of gate line driver thin film transistors is formed over the substrate; wherein the first source line driver circuit is operated so that the first plurality of source lines are driven in a first driving direction; wherein the first gate line driver circuit is operated so that the first plurality of gate lines are scanned in a first scanning direction, said second section including: a second plurality of pixel thin film transistors configured in a matrix form, each of the second plurality of pixel thin film transistors being formed over the substrate; a second plurality of pixel electrodes each being connected to each of the second plurality of pixel thin film transistors; a second plurality of source lines each being connected to a source region of each of the second plurality of pixel thin film transistors; a second plurality of gate lines each being connected to a gate electrode of each of the second plurality of pixel thin film transistors; second source line driver circuit being connected to the second plurality of source lines, said second source line driver circuit including a second plurality of source line driver thin film transistor, wherein each of the second plurality of source line driver thin film transistors is formed over the substrate; a second gate line driver circuit being connected to the second plurality of gate lines, said second gate line driver circuit including a second plurality of gate line driver thin film transistor, wherein each of the second plurality of gate line driver thin film transistors is formed over the substrate; wherein the second source line driver circuit is operated so that the second plurality of source lines are driven in a second driving direction; wherein the second gate line driver circuit is operated so that the second plurality of gate lines are scanned in a second scanning direction; said third section including: a third plurality of pixel thin film transistors configured in a matrix form, each of the third plurality of pixel thin film transistors being formed over the substrate; a third plurality of pixel electrodes each being connected to each of the third plurality of pixel thin film transistors; a third plurality of source lines each being connected to a source region of each of the third plurality of pixel thin film transistors; a third plurality of gate lines each being connected to a gate electrode of each of the third plurality of pixel thin film transistors; a third source line driver circuit being connected to the third plurality of source lines, said third source line driver circuit including a third plurality of source line driver thin film transistor, wherein each of the third plurality of source line driver thin film transistors is formed over the substrate; a third gate line driver circuit being connected to the third plurality of gate lines, said third gate line driver circuit including a third plurality of gate line driver thin film transistor, wherein each of the third plurality of gate line driver thin film transistors is formed over the substrate; wherein the third source line driver circuit is operated so that the third plurality of source lines are driven in a third driving direction; wherein the third gate line driver circuit is operated so that the third plurality of gate lines are scanned in a third scanning direction; said fourth section including: a fourth plurality of pixel thin film transistors configured in a matrix form, each of the fourth plurality of pixel thin film transistors being formed over the substrate; a fourth plurality of pixel electrodes each being connected to each of the fourth plurality of pixel thin film transistors; a fourth plurality of source lines each being connected to a source region of each of the fourth plurality of pixel thin film transistors; a fourth plurality of gate lines each being connected to a gate electrode of each of the fourth plurality of pixel thin film transistors; a fourth source line driver circuit being connected to the fourth plurality of source lines, said fourth source line driver circuit including a fourth plurality of source line driver thin film transistor, wherein each of the fourth plurality of source line driver thin film transistors is formed over the substrate; a fourth gate line driver circuit being connected to the fourth plurality of gate lines, said fourth gate line driver circuit including a fourth plurality of gate line driver thin film transistor, wherein each of the fourth plurality of gate line driver thin film transistors is formed over the substrate; wherein the fourth source line driver circuit is operated so that the fourth plurality of source lines are driven in a fourth driving direction; wherein the fourth gate line driver circuit is operated so that the fourth plurality of gate lines are scanned in a fourth scanning direction; said method comprising the step of: displaying at the first, second, third and fourth sections at a same time to draw one full image, wherein at least two of the first, second, third and fourth driving directions are same at a same time, wherein at least two of the first, second, third and fourth scanning directions are same at a same time.
- 26. A method according to claim 25,wherein the active matrix display device further comprises at least an FIFO memory corresponding to each of the first, second, third and fourth sections.
- 27. A method according to claim 25,wherein each of the first, second, third and fourth source line driver circuits comprises a shift register and a sampling circuit, said sampling circuit sampling inputted image signals in response to outputs of the shift register and supplying the sampled signals into the first, second, third and fourth pluralities of source lines.
- 28. A device according to claim 25,wherein each of the first, second, third and fourth pluralities of source and gate line driver circuit thin film transistors is one selected from the group consisting of a p-type thin film transistor, an n-type thin film transistor and a complementary thin film transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-129429 |
Apr 1995 |
JP |
|
Parent Case Info
This application is a continuation (and claims the benefit of priority under 35 USC 120) of U.S. application Ser. No. 08/639,563, filed Apr. 29, 1996. The disclosure of the prior application is considered part of (and is incorporated by reference in) the disclosure of this application.
US Referenced Citations (12)
Foreign Referenced Citations (1)
Number |
Date |
Country |
3-125187 |
May 1991 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/639563 |
Apr 1996 |
US |
Child |
09/835266 |
|
US |